High speed receivers circuits and methods

Abstract
The present invention provides GPA embodiments. In some embodiments, a GPA stage with a negative capacitance unit is provided.
Description
TECHNICAL FIELD

The present invention relates generally to high frequency receivers, and in particular, to gain-peaking amplifiers and equalization for high-frequency applications.





BRIEF DESCRIPTION OF THE DRAWINGS

Embodiments of the invention are illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawings in which like reference numerals refer to similar elements.



FIG. 1 shows a conventional composited gain peaking amplifier (GPA) with three cascaded stages.



FIG. 2 shows a conventional gm-RL GPA stage for the composited GPA of FIG. 1.



FIG. 3 is a diagram showing a single GPA gain stage in accordance with some embodiments.



FIG. 4 shows a composited GPA amplifier formed from three cascaded GPA stages in accordance with some embodiments.



FIG. 5 shows a receiver with adaptive equalization and a composited amplifier such as the amplifier of FIG. 4 in accordance with some embodiments.



FIG. 6 is a circuit showing a GPA stage of FIG. 3 in greater detail in accordance with some embodiments.



FIG. 7 is a diagram showing an offset control topology for GPAs in a composite amplifier in accordance with some embodiments.



FIGS. 8A-8C are diagrams showing offset-voltage detecting concepts for controlling an offset control topology in accordance with some embodiments.



FIG. 9 shows a truth table for GPA offset detection in accordance with some embodiments.



FIGS. 10A and 10B illustrate first and second modes for shaping frequency responses using a composite GPA in accordance with some embodiments.



FIG. 11 shows a circuit layout implementation for an LC-LC dual resonance circuit in accordance with some embodiments.



FIG. 12 shows an AC equivalent circuit for cascaded SDG-Gm and LC-Tia blocks in accordance with some embodiments.



FIG. 13 shows an AC-equivalent circuit for a negative capacitance unit and an input admittance in accordance with some embodiments.



FIG. 14 shows an AC equivalent circuit for cascaded SDG-Gm and LC-Tia blocks with the negative capacitance unit included therewith in accordance with some embodiments.



FIG. 15 is a diagram showing a receiver with a composite GPA and edge-equalization with binning in accordance with some embodiments.



FIG. 16A is a diagram showing a zero-crossing histogram with a ideal equalization in accordance with some embodiments.



FIG. 16B is a diagram showing a zero-crossing histogram with excessive equalization in accordance with some embodiments.



FIG. 16C is a diagram showing a zero-crossing histogram with insufficient equalization in accordance with some embodiments.



FIG. 17 is a table showing UI binning criteria in accordance with some embodiments.



FIG. 18 shows a table showing UI binning criteria in accordance with some other embodiments.





DETAILED DESCRIPTION

Serial I/O interfaces are being driven at ever increasing rates. For example, chip-to-chip channels may be operated at 28 Gb/s or even higher. Such channels have become more challenging for serial I/O designs because of the severe transmission-line loss and significant signal reflections. It can be particularly challenging to design and implement receiver amplifiers such as the gain peaking amplifiers (GPA) that are commonly used in high frequency serial I/O receivers. (A GPA may also sometimes be referred to as an CTLE, continuous-time linear equalization amplifier.)



FIG. 1 shows a conventional composited gain peaking amplifier (GPA) with three cascaded stages, and FIG. 2 shows a conventional GPA stage circuit implementation. As indicated in FIG. 2, such prior GPA solutions may be designed with a Gm-RL topology. Unfortunately, such circuits have several limitations. The available GPA Gain-Bandwidth product, an indication of the maximum speed capacity of an amplifier, is dominantly determined by the output RC time constant, i.e. RL*Cout, where Cout is the output loading and total parasitic. The transconductance (Gm or gm) is proportional to the square-root of the term, IR*W/L (W and L corresponding to a utilized transistor's width and length, respectively). Thus considerable increments in the bias current, IR, and device size, W/L, may be required to make a substantial gm change.


Moreover, RL is also limited by the condition of the output DC common-mode level to ensure the sufficient saturation margin of the differential pair amplifier (the output DC=Vcc−RL*IR). Two cascaded identical gain-stages give a bandwidth reduction of 36%, while three cascaded identical gain-stages give a bandwidth reduction of 48%.


For high frequency applications, designs have been modified (as indicated in FIG. 2) by replacing the RL with a series combination of the RL and an additional inductor. However, most of the afore mentioned drawbacks are still applied to this derivative gm-RL topology. Accordingly, new approaches may be desired.



FIG. 3 shows a GPA stage in accordance with some embodiments. This GPA circuit comprises a source-degenerative transconductance stage (SDG-Gm), a negative capacitance unit (Negative-Cap), and a trans-impedance stage with LC resonant circuits (LC-Tia), coupled as shown. The negative cap unit in each stage serves to cancel capacitance on the inside node at the output of the SDG-Gm section, which allows for the gain of the amplifier stage to be boosted. This is in contrast, for example, with the prior art GPA stage of FIG. 2, which uses an output voltage RL load. A GPA stage with an inter-disposed negative cap unit instead uses a controlled device, e.g., NMOS device, as a current source with high output impedance.


In order to achieve a large (if not a maximum) gain peaking performance, a composited GPA may be formed from two or more of these stages cascaded together. For example, FIG. 4 shows three of these stages cascaded together in a Cherry-Hooper amplifier topology with a control signal (Vcnt) for controlling a gain parameter for improving the overall gain-bandwidth response of the entire amplifier. So, the composited (Cherry-Hooper type) amplifier of FIG. 4 is different from an amplifier formed from simply cascading together three of the prior art GPA stages.



FIG. 5 is a block diagram of a receiver with speed-enhanced equalization techniques employing GPA stages with negative capacitance units and with offset and common-mode control, as disclosed herein. Functionally, a disclosed full speed gain-peaking amplifier (GPA) stage can provide the first stage of CTLE to better control opening of the data eyes and thus sustain the adequate manipulations in the subsequent digital equalization (e.g., DFE and CDR blocks). The GPA can be controlled to compensate for the generally low-pass frequency response characteristics of the incoming transmission channel and to mitigate against inter-symbol-interference (ISI) effects by boosting up the high-frequency intensity of the input data, but also, by suppressing the low frequency components where desired. Sufficient bandwidth and gain-peaking characteristics (i.e. gain magnitude and gain slopes versus frequency) may be employed for good GPA designs.



FIG. 6 illustrates a possible circuit embodiment for a single GPA gain-stage of FIG. 3. Basically, the SDG-Gm and LC-Tia blocks are formed as an RC-degenerated amplifier with a Cherry-Hooper topology to support the high-frequency equalizations. The parallel negative-cap unit is used to minimize the parasitic capacitance between the SDG-Gm portion and the LC-Tia block, and it further boosts up the AC performance of the GPA gain-stage. The LC-LC blocks function as feedback elements for inverters formed from Mp5/Mn3 and Mp6/Mn4. They correspond to resonant circuits in series with one another (see, e.g., FIG. 11 for an exemplary IC chip implementation).


In the SDG-Gm block, the variable capacitance (VarC) and variable resistance (VarR) are both used to control the receiver equalization. A signal for controlling VarC determines the GPA AC gain-slope over the operating frequency band. It is typically desirable to generate an AC response that matches the inversed transfer-function of the transmission-line. The variable resistor (VarR) sets the lower-frequency gain and provides an adequate ratio of the maximum peak-gain to the lower-frequency gain. The probing terminal, vcm, between two resistor strings of the variable resistor network (VarR) is employed for output common-mode detection on the previous cascaded gain-stage.


As illustrated in the figure, the depicted negative-cap unit is formed from a cross-coupled NMOS circuit with a shunt capacitor. The neg. cap. unit serves to cancel out parasitic capacitance between the SDG-Gm and LC-Tia blocks. (See also FIGS. 12-14 for AC analysis of the negative-cap unit, alone, and integrated into the SDG-Gm and LC-Tia blocks.)


The NMOS devices (Mn1 and Mn2) are biased at a nominal DC current, but on the other hand are also controlled by the terminals Vos1 and Vos2 to correct the output offset voltage at the Vout of the LC-Tia output port. This offset correction scheme is done primarily (if not always) as soon as possible when the power supply is turned up and the receiver is in a calibration mode.


In the negative-cap block, the two P-type current mirrors (Mmr1 and Mmr2) are used to bias the cross-coupled PMOS devices (Mp3 and Mp4) and are also used to adjust the DC level of the output common-mode voltage, Vout, at the LC-Tia output port. The Voctr signal controls the bias current of the negative-cap unit, and thus, controls the peaking gain and also the gain/bandwidth of the overall composite GPA amplifier.


In the LC-Tia block, a pair of CMOS inverters with local feedbacks (LC-LC across their inputs and outputs) is incorporated. The controlled resistor and a dual LC resonant circuit (e.g., the LC/LC unit of FIG. 11) are exploited in the feedback path for thermal and process-variation compensation and high-frequency gain peaking.


Different inductance and capacitance values may be chosen to obtain dual resonant frequencies at the LC/LC unit in order to broaden the gain-peaking characteristics for each of the GPA gain-stages. For the three-stage GPA, three different resonant frequencies of the LC/LC units are designed with three different values of LC combinations so that the overall AC gain-peaking characteristics can be optimized to match a desired inverse transfer-function of the transmission-line. (An illustration of such gain-peaking, showing contributions by each of the three cascaded gain-stages, can be seen in FIGS. 10A and 10B. FIG. 10A shows a first mode used to shape the transfer response of the composite GPA to inversely match the transmission line. FIG. 10B shows a second mode, which simply maximizes a target frequency region. Note that the dashed line (for the targeted peak-gain frequency) is shifted slightly to the left of the actual peak to account for PVT inconsistencies.)


In some embodiments, the LC-Tia block may be implemented with an LC/LC unit residing in the feedback path with a series resistor. To save the chip area, the two inductors in one individual LC/LC unit may be implemented with a single differential inductor template (e.g., a layout p-cell) as shown in FIG. 11. In this embodiment, each leg of the inductor is connected in parallel to the varactor C1 (or C2) as one-half of the dual resonant LC/LC circuit.



FIG. 7 is a convenient representation of a composite GPA in accordance with some embodiments. It shows how the output common-mode voltage of each gain-stage may be detected over the three subsequent gain-stages of the composite amplifier. In some embodiments, the same differential-pair circuits may be re-used as part of the common-mode feedback network in order to avoid the extra loading on the high-speed data path. Shown in this figure, a DC control approach for the output common-mode stabilization may be used. This output common-mode feedback (CMFB) network may be designed based on (i) avoiding extra loading to the high-speed data path, and (ii) probing on a genuine circuit path without introducing errors of device mismatch caused by the use of additional CMFB circuitry. The offset voltage corrections can be done at the input port of the first gain-stage, or can be corrected at each individual gain-stage.



FIGS. 8A through 8C present offset-voltage detecting concepts. Basically, the individual stage offset correction is performed primarily (if not only) in a power-on calibration cycle for the receiver, wherein the output offset stage can be calibrated stage by stage. In a normal operation mode of the receiver, the real-time offset-voltage of the entire GPA may be detected at samplers using the approach of the data transition-edge (both rising/falling edges) distributions (presenting at the eye diagram). An offset control routine may be operated in a digital part of the receiver (or elsewhere) based on FIGS. 8A-8C to control offset (using Vos1, and Vos2 terminals in FIG. 6) to cause rising and falling edge distributions to sufficiently align, as shown in FIG. 8A. (The alignment routine determines the offset polarity based on the distribution analysis of the rising/falling edges versus the phase interpolated (PI) clock edges. The correcting signals (Vos1, and Vos2) may then be fed back to the input biasing circuitry for offset correction. This offset voltage correction control is intended to operate as a bang-bang scheme. The table of FIG. 9 is a truth-table for possible conditions of data transition-edges versus offset voltage polarities. With reference to FIGS. 6 and 7, the common-mode voltage is picked up at Vocmm1 and Vocmm2 and fed into a low pass filter (LPF). The common-mode control signal for a preceding stage is generated from the LPF output, from each subsequent stage, to control current levels in the negativecap units. A statistically analyzed distribution indicates if the offset is positive, resulting in the differential Vos1−Vos2 controlling the GPA stage to be more negative, and visa versa.


(Note that the one digital detection circuit (right-half section of FIG. 5) can be used both for offset correction, as discussed up to now, as well as for digital equalization, which is discussed later in this disclosure.)


With reference to FIG. 12, an AC analysis of the cascaded SDG-Gm and LC-Tia blocks, without including the negative-cap unit, will now be presented. The transfer function and the effective bandwidth can be derived as shown herein, beginning with the first order AC transfer function of the cascaded SDG-Gm and LC-Tia:










Vout
Vin

=



gm
SDG

·
Zf

-


gm
SDG


gm
TIA








Where






gm
SDG

=




gm
P


1
+


gm
P

·

Z
SDG









and






gm
TIA


=


gm

P





2


+

gm

N





2











Z
f

=


R
f

+

(


j





ω






L
1





1

j





ω






C
1



)


+


(

j





ω






L
2






1

j





ω






C
2





)









Z
SDG

=


R
SDG





1

j





ω






C
SDG











Noted


:






A




B
=


A
·
B


A
+
B











An approximated effective bandwidth (dominant-pole) without including a negative-cap unit may be expressed as:






ω



2


gm
TIA




C
gs

+

C
out

+


gm
TIA

·

Z
f

·

C
gd








ω is less sensitive to Zf*cout



FIG. 13 shows an AC equivalent circuit for the negative-cap unit. The input admittance, Yin is derived and can be expressed as an equivalent resistance, Req, and an equivalent capacitance, Ceq. The input admittance, Yin=Req+Ceq, and Req, and Ceq can be express as follows:










R
eq

=



-
2


gm
P


·


1
+



(

ω

ω
T


)

2




(

1
+


C
sdg

Cgs


)

2






(

ω

  


ω
T



)

2



(


C
sdg

Cgs

)



(

2
+


C
sdg

Cgs


)











C
eq

=



C
sdg

2

·



-
1

+



(

ω

ω
T


)

2



(

1
+


C
sdg

Cgs


)




1
+



(

ω

ω
T


)

2




(

1
+


C
sdg

Cgs


)

2










and






ω
T

=


gm
P

Cgs









FIG. 14 shows the two AC equivalent circuits combined. As can be seen, the AC performance for each individual GPA gain-stage can be improved because of the incorporated negative-cap unit. The Ceq reduces the parasitic of the total Cgs (of both PMOS, and NMOS, and also the other additional parasitic). In addition, the Req presents as a negative resistance which is also beneficial to decrease the input resistance of the LC-Tia, because the generated ac current signal from the SDG-Gm can be more efficiently coupled into the LC-Tia block. Therefore, the GPA gain-stage can be further enhanced in its AC performance with the incorporation of the negative-cap unit.


In some embodiments, disclosed composite GPA circuits, designed in Cherry-Hooper topologies, may have various benefits. For example, they can support data-rate operations of at least 28 GB/s because their effective bandwidths are less sensitive to output RC time constants. Therefore, such designs can be made as high bandwidth implementations, even though the Zf is designed as high impedance (or high resistance). In most cases, this will be an improvement as compared to conventional Gm-RL designs, in which the bandwidth is reversely proportional to the load (RL).


In addition, some designs may have a higher driving capability on a capacitive load. Some designs may also have less bandwidth reduction when their stages are cascaded. They also may have lower power consumption, e.g., because the designs may provide higher gain than previous designs, so there will be more margin for the trade-off between power consumption and AC gain.


Also, in some embodiments, there may be less frequency range with saturated gain. For example, the use of a double resonant LC/LC unit provides a pointing gain response. Therefore, the frequency region for the saturated-gain (small gain-slope region) may be substantially less than that of prior designs.


Also with some embodiments, there may be at least two available operational modes on the gain peaking adjustment. As shown in FIGS. 10A and 10B, two gain-peaking controlled modes are available in the receiver equalization design, providing more flexibility in high-speed receiver development. Moreover, with some designs, digital offset voltage detection, e.g. using statistical distributions of the data transition edges, offset voltage may be detection can be made in a digital domain, providing a feasible approach that can provide improved immunities against PVT variations. These and other benefits may be provided from various embodiments disclosed herein.


Digital Equalization Using Edge UI Binning


In the following sections and with respect to FIGS. 15-19, transition-edge binning techniques for digital equalization, e.g., for a composite GPA as discussed above, will now be discussed. Techniques discussed herein may be employed in receiver-based adaptive continuous-time linear equalizer (CTLE) amplifiers, such as the ones shown in FIGS. 5 and 15.



FIG. 15 is a top-level block diagram showing equalization (EQ) approaches in accordance with some embodiments disclosed herein. In a first embodiment, edge-equalization in a CTLE configuration may require only one VGA gain control-loop, and in a second embodiment, edge-equalization in a CTLE structure may comprise two VGA gain control-loops, one with peak-gain control and the other with low-frequency gain control.


Since the first embodiment is also part of the second embodiment, it will primarily be described. With reference to FIG. 15, the basic operations of the edge equalization can be described in the following manner.


A transmitter (Tx) transmits the data signal through the channel (T-line) to the receiver or the VGA input. Due to the ISI effect, the eye diagram at the VGA input is degraded. In order to correctly process the incoming data signal from the Tx, signal equalization is required to enhance the eye opening, by compensating the high frequency components of the signal. A VGA with source-degeneration topology is used to perform the waveform conditioning function. The data signal is then enhanced on both of its amplitudes and transition-edge slopes, and in turn, the zero-crossing distributions of the pulse edges are also shifted.


With the depicted equalizer, a technique herein referred to as “binning” is employed. With binning, separate counters are used to count different data and edge samples that are characterized as 1 B (bit unit interval), XB, or otherwise. (A bit unit interval is the period for a single bit, i.e., the inverse of a detected, or presumed, bit rate. For example, if a 2.5 GB/s scheme is assumed, 1 B would be 40 pico-sec. So, if an edge is assessed as arriving 80 pico-seconds after the last edge, then it would be classified as a 2B edge, a 160 pico-second edge would be a 4B edge, and so on.) with the depicted digital detector, three up/down counters are used: one for 1B edges, one for X (any integer) edges, and one for both 1B and XB edges.



FIGS. 16A through 16C illustrate counted edge distributions for ideal equalization (16A), excessive equalization (16B) and insufficient equalization (16C). IN these distribution diagrams, falling edges, including edges from the 1-UI (1B) pulses, the falling edges from the multi-UI (x-UI or XB) pulses other than 1-UI pulses, and the overall edges (All-UI) from any pulses (i.e. combination of the 1-UI and x-UI) are included.


When the eye-diagram is ideal (FIG. 16A), no equalization is needed, and the edge distributions of 1-UI, x-UI and All-UI will all be lined up with each other. The center of the All-UI distribution should also be aligned to the PI-edge clocks. Basically, this will remain true from a statistical view point, even though the phase of the PI clock is continuously adjusted by the CDR. If the detection outcome is assigned as “−1” for the earlier edges compared to the PI-edge clocks, and as “+1” for the later edge cases, the detected edge distributions can be quantized by using the up and down counters (UDC). Ideally, the up/down counters should give a 0-Count result for the All-UI edge distribution.


In FIGS. 16B and 16C, the edge distributions for different ISI conditions are illustrated. FIG. 16B shows the edge distribution in an over-equalized case where the UDC delta between All-UI and 1-UI, and also All-UI and x-UI, are highlighted as the criteria for the identification of an over-equalized condition for the CTLE loop. The detection criteria for identifying the under-equalized condition are similarly presented in FIG. 16C.


From the view points of the circuit operations, as shown in the block diagram of FIG. 15, two samplers are used (Data and Phase) for the sampling operations at the centers, and edges of the data pulses. The results of these samplers are then loaded into two registers for further processing.


The data and edge samples not only work as phase-detectors for CDR, but also determine the corresponding edge-occurrence timing relationship between data edges and the PI-edge clock. The table of FIG. 17 shows a truth table of this 1-UI versus X-UI binning criteria in accordance with some embodiments.


In afore mentioned second embodiment (two control loops), two additional amplitude-error samplers (Error-1 and Error-2 Samplers from FIG. 15) are incorporated. The corresponding binning criteria with the amplitude-error detection are shown in the table of FIG. 18.


In the preceding description and following claims, the following terms should be construed as follows: The terms “coupled” and “connected,” along with their derivatives, may be used. It should be understood that these terms are not intended as synonyms for each other. Rather, in particular embodiments, “connected” is used to indicate that two or more elements are in direct physical or electrical contact with each other. “Coupled” is used to indicate that two or more elements co-operate or interact with each other, but they may or may not be in direct physical or electrical contact.


The term “PMOS transistor” refers to a P-type metal oxide semiconductor field effect transistor. Likewise, “NMOS transistor” refers to an N-type metal oxide semiconductor field effect transistor. It should be appreciated that whenever the terms: “MOS transistor”, “NMOS transistor”, or “PMOS transistor” are used, unless otherwise expressly indicated or dictated by the nature of their use, they are being used in an exemplary manner. They encompass the different varieties of MOS devices including devices with different VTs, material types, insulator thicknesses, gate(s) configurations, to mention just a few. Moreover, unless specifically referred to as MOS or the like, the term transistor can include other suitable transistor types, e.g., junction-field-effect transistors, bipolar-junction transistors, metal semiconductor FETs, and various types of three dimensional transistors, MOS or otherwise, known today or not yet developed.


The invention is not limited to the embodiments described, but can be practiced with modification and alteration within the spirit and scope of the appended claims. For example, it should be appreciated that the present invention is applicable for use with all types of semiconductor integrated circuit (“IC”) chips. Examples of these IC chips include but are not limited to processors, controllers, chip set components, programmable logic arrays (PLA), memory chips, network chips, and the like.


It should also be appreciated that in some of the drawings, signal conductor lines are represented with lines. Some may be thicker, to indicate more constituent signal paths, have a number label, to indicate a number of constituent signal paths, and/or have arrows at one or more ends, to indicate primary information flow direction. This, however, should not be construed in a limiting manner. Rather, such added detail may be used in connection with one or more exemplary embodiments to facilitate easier understanding of a circuit. Any represented signal lines, whether or not having additional information, may actually comprise one or more signals that may travel in multiple directions and may be implemented with any suitable type of signal scheme, e.g., digital or analog lines implemented with differential pairs, optical fiber lines, and/or single-ended lines.


It should be appreciated that example sizes/models/values/ranges may have been given, although the present invention is not limited to the same. As manufacturing techniques (e.g., photolithography) mature over time, it is expected that devices of smaller size could be manufactured. In addition, well known power/ground connections to IC chips and other components may or may not be shown within the FIGS, for simplicity of illustration and discussion, and so as not to obscure the invention. Further, arrangements may be shown in block diagram form in order to avoid obscuring the invention, and also in view of the fact that specifics with respect to implementation of such block diagram arrangements are highly dependent upon the platform within which the present invention is to be implemented, i.e., such specifics should be well within purview of one skilled in the art. Where specific details (e.g., circuits) are set forth in order to describe example embodiments of the invention, it should be apparent to one skilled in the art that the invention can be practiced without, or with variation of, these specific details. The description is thus to be regarded as illustrative instead of limiting.

Claims
  • 1. An apparatus comprising: a termination impedance;a base line wander corrector (BLWC) coupled to the termination impedance; anda VGA coupled to the BLWC, the VGA comprising: an amplifier; anda negative impedance circuit coupled to the amplifier.
  • 2. The apparatus of claim 1, wherein the amplifier has a source-degeneration topology to perform waveform conditioning function.
  • 3. The apparatus of claim 1 comprises a data sampler coupled to the VGA.
  • 4. The apparatus of claim 3 comprises a phase sampler coupled to the VGA.
  • 5. The apparatus of claim 4 comprises a first error sampler coupled to the VGA.
  • 6. The apparatus of claim 5 comprises a second error sampler coupled to the VGA.
  • 7. The apparatus of claim 6 comprises a serial to parallel converter coupled to the data sampler, phase sampler, first error sampler, and second error sampler.
  • 8. The apparatus of claim 7 comprises a binning circuitry coupled to the serial to parallel converter.
  • 9. The apparatus of claim 8, wherein the binning circuitry comprises: a first counter to count data samples; anda second counter to count edge samples.
  • 10. The apparatus of claim 1 comprises an offset cancellation circuitry coupled to the amplifier.
  • 11. The apparatus of claim 10 comprises a signal processing circuitry to provide voltage offset cancellation signal to the offset cancellation circuitry.
  • 12. The apparatus of claim 1, wherein the negative impedance circuit comprises: cross-coupled transistors; anda capacitive device coupled to both the cross-coupled transistors.
  • 13. An apparatus comprising: means for amplifying a differential signal;means for cancelling offset associated with the means for amplifying; andmeans for reducing parasitic capacitance of one or more nodes of the means for amplifying.
  • 14. The apparatus of claim 13 comprises means for AC coupling the differential signal to the means for amplifying.
  • 15. The apparatus of claim 13 comprises means for common mode control coupled to the means for amplifying.
  • 16. The apparatus of claim 13, wherein the means for amplifying comprises means for controlling equalization.
  • 17. The apparatus of claim 13 comprises means for common mode detection on a previous cascaded gain stage.
  • 18. An apparatus comprising: a first integrated circuit (IC) having a transmitter to send a bit stream;a transmission media; anda second IC coupled to the first IC via the transmission media, wherein the second IC includes a receiver which is to receive the bit stream, and wherein the receiver comprises: a termination impedance;a base line wander corrector (BLWC) coupled to the termination impedance; anda VGA coupled to the BLWC, the VGA comprising: an amplifier; anda negative impedance circuit coupled to the amplifier.
  • 19. The apparatus of claim 18, wherein the BLWC and VGA are part of an analog front-end of the receiver.
  • 20. The apparatus of claim 18, wherein the negative impedance circuit comprises cross-coupled transistors and a capacitive device coupled to both the cross-coupled transistors.
CLAIM FOR PRIORITY

This application is a continuation of and claims priority to U.S. patent application Ser. No. 15/073,943, filed on Mar. 18, 2016, and titled “HIGH SPEED RECEIVERS CIRCUITS AND METHODS”, which issues as U.S. Pat. No. 9,614,564 on Apr. 4, 2017, which is a continuation of and claims priority to U.S. patent application Ser. No. 14/795,090, filed on Jul. 9, 2015, and titled “HIGH SPEED RECEIVERS CIRCUITS AND METHODS”, which issues as U.S. Pat. No. 9,614,697 on Apr. 4, 2017, which is a continuation of and claims priority to U.S. patent application Ser. No. 13/727,737, filed on Dec. 27, 2012, now U.S. Pat. No. 9,184,957 issued Nov. 10, 2015, titled “HIGH SPEED RECEIVERS CIRCUITS AND METHODS,” and of which are incorporated by reference in their entirety.

US Referenced Citations (64)
Number Name Date Kind
961050 Wakefield Jun 1910 A
3204048 Bell Aug 1965 A
3794935 Tsuchiya et al. Feb 1974 A
4862121 Hochschild et al. Aug 1989 A
5250911 Linder et al. Oct 1993 A
5430765 Nagahori Jul 1995 A
5502297 Sherman Mar 1996 A
5581212 Huang et al. Dec 1996 A
5714911 Gilbert et al. Feb 1998 A
5838197 Tsukuda Nov 1998 A
5912587 Mihailovits et al. Jun 1999 A
5952240 Feygin et al. Sep 1999 A
6078218 Hirabayashi Jun 2000 A
6229394 Harvey et al. May 2001 B1
6288604 Shih et al. Sep 2001 B1
6313704 Maruyama et al. Nov 2001 B1
6404829 Sonu Jun 2002 B1
6710959 Iroaga Mar 2004 B1
6750704 Connell et al. Jun 2004 B1
6914479 Gabillard et al. Jul 2005 B1
6914484 Wu Jul 2005 B2
6987425 Sutardja Jan 2006 B1
7245181 Sanduleanu Jul 2007 B2
7358819 Rollins Apr 2008 B2
7710159 Shinde May 2010 B2
7852165 Lee et al. Dec 2010 B2
7961050 Swei et al. Jun 2011 B1
8022779 Ayazi et al. Sep 2011 B2
8081033 Kim et al. Dec 2011 B2
8107912 Tanaka Jan 2012 B2
8169267 Le Grand de Mercey et al. May 2012 B2
8285230 Komori et al. Oct 2012 B2
8816659 Kim et al. Aug 2014 B2
9800218 Rasmus Oct 2017 B1
9917607 Zhang Mar 2018 B1
20010007443 Ono Jul 2001 A1
20030138038 Greiss Jul 2003 A1
20030214868 Baker Nov 2003 A1
20040222852 Wu Nov 2004 A1
20050277396 Pipilos Dec 2005 A1
20070030085 Brennan et al. Feb 2007 A1
20070236289 Iriguchi Oct 2007 A1
20070286315 Hong Dec 2007 A1
20070300005 Shepard et al. Dec 2007 A1
20080159415 Miller Jul 2008 A1
20080182538 Tanaka et al. Jul 2008 A1
20080197943 Xu et al. Aug 2008 A1
20080212715 Chang Sep 2008 A1
20090102571 Park Apr 2009 A1
20090273370 Shinde Nov 2009 A1
20100182080 Mak et al. Jul 2010 A1
20100259328 Giovannotto Oct 2010 A1
20100301940 Mole Dec 2010 A1
20110028089 Komori et al. Feb 2011 A1
20110221531 Ryangsu et al. Sep 2011 A1
20120075021 Takahashi et al. Mar 2012 A1
20120098574 Morikawa Apr 2012 A1
20120132789 Ricard et al. May 2012 A1
20120176523 Yoo et al. Jul 2012 A1
20130180867 Rosenstein et al. Jul 2013 A1
20140176239 Duggal Jun 2014 A1
20140253235 Fujii Sep 2014 A1
20140253236 Cheeranthodi et al. Sep 2014 A1
20160173299 Islam Jun 2016 A1
Foreign Referenced Citations (13)
Number Date Country
101248580 Aug 2008 CN
101479942 Jul 2009 CN
101479942 Jul 2009 CN
101902203 Dec 2010 CN
102437823 May 2012 CN
2696511 Feb 2014 EP
2351423 Dec 2000 GB
2415339 Dec 2005 GB
480836 Mar 2002 TW
201106620 Feb 2011 TW
2010082235 Jul 2010 WO
2014105124 Jul 2014 WO
2014105214 Jul 2014 WO
Non-Patent Literature Citations (40)
Entry
Decision of Grant, dated Nov. 30, 2016, for Taiwan Patent Application No. 104133214.
Final Office Action, dated Aug. 4, 2016, for U.S. Appl. No. 14/795,090.
International Preliminary Report on Patentability dated Jul. 9, 2015 for PCT Application No. PCT/US2013/045713.
International Search Report and Written Opinion dated Oct. 27, 2014 for PCT Application No. PCT/US2013/045713.
Non-Final Office Action dated Feb. 29, 2015 for U.S. Appl. No. 14/795,090.
Non-Final Office Action, dated Feb. 29, 2016, for U.S. Appl. No. 14/795,090.
Notice of Allowance dated Jan. 31, 2017 for Korean Patent Application No. 10-2015-7012355.
Notice of Allowance dated Nov. 25, 2014 for U.S. Appl. No. 13/727,737.
Notice of Allowance dated Apr. 18, 2015 for U.S. Appl. No. 13/727,737.
Notice of Allowance dated Jul. 27, 2015 for U.S. Appl. No. 13/727,737.
Notice of Allowance, dated Oct. 24, 2016, for U.S. Appl. No. 14/795,090.
Notice of Allowance, dated Oct. 25, 2016, for U.S. Appl. No. 15/073,943.
Notice of Preliminary Rejection, dated Jul. 28, 2016, for KR Patent Application No. 10-2015-7012355.
Office Action and Search Report for Chinese Patent Application No. 201380062024.3, dated Apr. 25, 2016.
Office Action for Taiwan Patent Application No. 105134298, dated Feb. 15, 2017.
Office Action for Taiwan Patent Application No. 105134300, dated Feb. 15, 2017.
Search and Examination Report for United Kingdom Patent Application GB1613433.0, dated Mar. 17, 2017.
Search Report dated Jul. 22, 2016, for TW Patent Application No. 104133214.
Second Office Action for Chinese Patent Application No. 201380062024.3, dated Jan. 20, 2017.
Taiwan Notice of Grant, dated Sep. 9, 2015 for TW Patent Application No. 102145385.
Further Examination Report for United Kingdom Patent Application GB1613433.0, dated Mar. 9, 2018.
Notice of Preliminary Rejection received for Korean Patent Application No. 10-2016-7021197, dated Jun. 29, 2107.
Third Office Action for Chinese Patent Application No. 201380062024.3, dated Aug. 16, 2017.
Examination Report dated Aug. 15, 2018 for GB Patent Application No. 1613433.0.
Examination Report dated Aug. 15, 2018 for GB Patent Application No. 15076334.
Notice of Allowance dated Mar. 1, 2017 for U.S. Appl. No. 14/795,090.
Notice of Allowance dated Mar. 2, 2017 for U.S. Appl. No. 15/073,943.
Notice of Allowance dated Jun. 27, 2017 for TW Patent Application No. 105134298.
Notice of Allowance dated Aug. 21, 2018 for TW Patent Application No. 105134300.
Notice of Allowance dated Aug. 31, 2018 for Korean Patent Application No. 10-2015-7012355.
Office Action dated Feb. 26, 2018 for TW Patent Application No. 105134300.
Office Action dated Oct. 25, 2017 for Tw Patent Application No. 105134300.
Restriction Requirement dated Aug. 6, 2014 for U.S. Appl. No. 13/727,737.
Examination Report for United Kingdom Patent Application No. GB1507633.4, dated Dec. 7, 2017.
Notice of Allowance for China Patent Application No. 201380062024.3, dated Feb. 5, 2018.
Notice of Preliminary Rejection received for Korean Patent Application No. 10-2016-7021197, dated Jan. 31, 2018.
Examination Report for United Kingdom Patent Application GB1613433.0, dated Dec. 1, 2017.
Taiwan Office Action dated May 18, 2015 for TW Patent Application No. 102145385.
Xi Qin, et al., ““A 0-35dB Wideband Variable Gain Amplifer in 0.13u CMOS””, 2011 IEEE Int'l Symposium on Radio-Frequency Integration Technology (RFIT), Nov. 30, 2011-Dec. 2, 2011, pp. 61-64.
Notice of Grant received Nov. 6, 2018 for GB Patent Application No. GB1507633.4.
Related Publications (1)
Number Date Country
20170207805 A1 Jul 2017 US
Continuations (3)
Number Date Country
Parent 15073943 Mar 2016 US
Child 15477925 US
Parent 14795090 Jul 2015 US
Child 15073943 US
Parent 13727737 Dec 2012 US
Child 14795090 US