Claims
- 1. A video chip comprising:
- a memory circuit;
- controller logic; and
- a wide bus coupling said memory circuit to said controller logic, wherein, said memory circuit comprises:
- a plurality of arrays of memory cells, each array having n columns and m rows, with a memory cell coupled at each cross section of a row and a column,
- a plurality of clusters of sense amplifiers, each of said plurality of arrays being sandwiched by a pair of said plurality of clusters of sense amplifiers, each cluster of sense amplifiers having n/2 sense amplifier circuits respectively coupling to n/2 columns in arrays on either sides of the cluster of sense amplifiers, and
- a plurality of array enable logic blocks respectively coupled to said plurality of arrays,
- wherein, each of said plurality of array enable logic blocks is configured to activate a selected array is response to a row access command, and to keep the selected array active until it receives a subsequent row access command accessing a different row in that array, or a row in an adjacent array sharing a cluster of sense amplifiers allowing said controller to access more data via said wide bus.
- 2. The video chip of claim 1 wherein video data representing video display pixel information are stored in said memory circuit whereby data representing one tile is stored in one row per array in non-adjoining arrays.
- 3. The video chip of claim 1 wherein said plurality of arrays are organized in two or more groups of arrays, and each array comprises at least 1024 columns and at least 256 rows.
- 4. The video chip of claim 1 wherein said wide bus is at least 128 bits wide.
- 5. The video chip of claim 2 wherein data comprising any given tile of pixels is stored substantially entirely in either even numbered arrays or substantially entirely in odd numbered arrays.
- 6. The video chip of claim 2 wherein said data comprising any given tile of pixels is stored in rows that can be simultaneously activated.
- 7. The video chip of claim 2 wherein data comprising any given screen display line is stored substantially entirely in one row per array in non-adjoining arrays.
- 8. The video chip of claim 7 wherein said data comprising any given screen display line is stored substantially entirely in either even numbered arrays or substantially entirely in odd numbered arrays.
- 9. The video chip of claim 8 wherein said data comprising any given screen display line is stored in rows that can be simultaneously activated.
- 10. The video chip of claim 5 wherein data comprising any given screen display line is stored substantially entirely in either even numbered arrays or substantially entirely in odd numbered arrays.
- 11. The video chip of claim 10 wherein said data comprising any given tile of pixels is stored in rows that can be simultaneously activated.
- 12. The video chip of claim 11 wherein said data comprising any given screen display line is stored in rows that can be simultaneously activated.
- 13. An image processing system comprising:
- a video processor;
- a memory circuit; and
- a bus coupling the video processor to the memory circuit, wherein, the memory circuit comprises:
- a plurality of arrays of memory cells wherein the memory cells are arranged in rows and columns;
- a plurality of banks of sense amplifiers coupled to the plurality of arrays of memory cells; and
- a plurality of array enable logic blocks respectively coupled to the plurality of arrays of memory cells, wherein, each array enable logic block is configured to activate its associated array in response to a first command accessing a row in that array, and to keep that array activated until it receives a subsequent second command accessing a different row in that array.
- 14. The image processing system of claim 13 wherein the memory circuit stores video data representing video display pixel information whereby data representing one tile is stored in one row per array in non-adjoining arrays.
- 15. The image processing system of claim 14 wherein the data representing any given tile of pixels is stored in rows that can be simultaneously activated.
Parent Case Info
This application is a Division of and claims the benefit of U.S. application No. 08/884,845, filed Jun. 30, 1997, which is a Continuation of Provisional application No. 60/023,955, filed Aug. 6, 1996, the disclosures of which are incorporated herein by reference.
US Referenced Citations (6)
Divisions (1)
|
Number |
Date |
Country |
| Parent |
884845 |
Jun 1997 |
|