This disclosure relates generally to a high voltage nanosecond pulser.
A nanosecond pulser is disclosed that may include a plurality of switch modules, a transformer, and an output. Each of the plurality of switch modules may include one or more solid state switches. The transformer may include a core, a plurality of primary windings wound at least partially around a portion of the core, each of the plurality of switch modules may be coupled with a subset of the primary windings, and a plurality of secondary windings wound at least partially around a portion of the core.
In some embodiments, the output may output electrical pulses having a peak voltage greater than about 1 kilovolt and having a pulse width of less than about 1000 nanoseconds (or less than about 500 nanoseconds). The output may output electrical pulses having a peak voltage greater than about 5 kilovolts, a peak power greater than about 100 kilowatts, a pulse width between 10 nanoseconds and 1000 nanoseconds (e.g., less than 500 nanoseconds), a rise time less than about 50 nanoseconds, or some combination thereof.
In some embodiments, the nanosecond pulser may include one or more solid state switches selected from the group consisting of an IGBT, an FET, an SiC junction transistor, and a MOSFET.
In some embodiments, each of the plurality of switch modules comprises a snubber diode. In some embodiments, each of the plurality of switch modules comprises a fast capacitor that is not drained during each pulse cycle.
In some embodiments, the nanosecond pulser has low values of stray inductance and stray capacitance. For example, the transformer has a stray inductance of less than 100 nH. As another example, each of the plurality of switch modules has a stray inductance of less than 100 nH. In some embodiments, the stray inductance within the nanosecond pulser is less than about 100 nH. In some embodiments, the stray capacitance within the nanosecond pulser is less than about 100 pF.
In some embodiments, the transformer core may have a toroid shape. In some embodiments, the secondary winding comprises a single wire wrapped around the core multiple times. In some embodiments, the primary winding may comprise a plurality of distinct windings arranged in parallel or series.
A nanosecond pulser is disclosed that includes a circuit board, a transformer and a plurality of solid state switches. In some embodiments, the transformer can include a core that is disposed on the circuit board, a plurality of primary windings wound around at least a portion of the core, and a plurality of secondary windings wound around the core. In some embodiments, the plurality of solid state switches can be disposed radially around the transformer on the circuit board. In some embodiments, each of the plurality of solid state switches may be coupled with at least one primary winding of the transformer.
In some embodiments, the circuit board may include a plurality of slots through which at least a portion of the secondary windings are wound around the core, wherein at least a subset of the slots are disposed axially around the core. In some embodiments, the secondary windings may comprise a single wire wound around the core a plurality of times, and the primary winding comprises a plurality of distinct windings.
In some embodiments, the nanosecond pulser may include a plurality of capacitors disposed on the circuit board, wherein each of the plurality of capacitors are disposed on the circuit board between the core and at least one of the plurality of solid state switches.
These illustrative embodiments are mentioned not to limit or define the disclosure, but to provide examples to aid understanding thereof. Additional embodiments are discussed in the Detailed Description, and further description is provided there. Advantages offered by one or more of the various embodiments may be further understood by examining this specification or by practicing one or more embodiments presented.
These and other features, aspects, and advantages of the present disclosure are better understood when the following Detailed Description is read with reference to the accompanying drawings.
Systems and methods are disclosed to provide nanosecond pulsing with an output pulse having high peak voltage, high peak power, short pulse widths, high pulse repetition frequency, variable peak voltage, variable peak power, variable pulse widths, variable pulse repetition frequency, or some combination thereof. For example, the peak pulse voltage can be greater than 5 kilovolts, the peak pulse power may be greater than 100 kilowatts, and the pulse width can be less than 1000 nanoseconds (e.g., less than 500 nanoseconds). Moreover, the pulse width produced by the nanosecond pulser may be variable based on an input pulse and may vary from 10 nanoseconds to 1000 nanoseconds. As another example, output pulses with high peak voltage (e.g., greater than 5 kilovolts) and/or high peak power (e.g., greater than 100 kilowatts) may be switched with rise times less than 50 nanoseconds. In some embodiments, a nanosecond pulser can include a plurality of insulated-gate bipolar transistor (IGBT) circuits (or any other solid state switches). Each of the plurality of IGBT circuits can provide nanosecond switching to primary windings of a transformer. The combination of these IGBT circuits at the transformer can produce an output pulse with high peak power and/or high peak voltage switching with fast rise times at the secondary winding of a transformer.
The switch 106 may include any solid state switching device that can switch high voltages such as, for example, a solid state switch, an IGBT, an FET, a MOSFET, an SiC junction transistor, or a similar device. The switch 106 may include a collector 107 and an emitter 108. Various other components may be included with the switch module 105 in conjunction with the switch 106. A plurality of switch modules 105 in parallel, in series, or some combination thereof may be coupled with the transformer module 115.
The switch module 105 may be coupled with or may include a fast capacitor 110, which may be used for energy storage. In some embodiments, more than one switch module 105 may be coupled with a single fast capacitor 110. In some embodiments, the fast capacitor may be an energy storage capacitor. The fast capacitor 110 may have a capacitance value of about 1 μF, about 5 μF, between about 1 μF and about 5 μF, between about 100 nF and about 1,000 nF etc.
During switching of the switch 106, the energy in the fast capacitor 110 may be discharged to the primary winding of the transformer 116. Moreover, in some embodiments, the energy within the fast capacitor 110 may not be substantially drained during each switch cycle, which may allow for a higher pulse repetition frequency. For example, in one switch cycle 5%-50% of the energy stored within the fast capacitor 110 may be drained. As another example, in one switch cycle 10%-40% of the energy stored within the fast capacitor 110 may be drained. As yet another example, in one switch cycle 15%-25% of the energy stored within the fast capacitor 110 may be drained.
In some embodiments, the switch module 105 may include any or all of the components shown in switch module 805 in
The switch module 105 and the fast capacitor 110 may be coupled with a transformer module 115. The transformer module 115, for example, may include a transformer 116, capacitors, inductors, resistors, other devices, or some combination thereof. The transformer 116 may include a toroid shaped core with a plurality of primary windings and a plurality of secondary windings wound around the core. In some embodiments, there may be more primary windings than secondary windings. The secondary windings may be coupled with load 120 or an output that may be configured to couple with load 120.
The transformer module 115 may include stray capacitance and/or stray inductance. Stray capacitor 185 represents the transformer primary to secondary stray capacitance. Stray capacitor 190 represents the transformer secondary stray capacitance. Inductor 155 represents the primary stray inductance of the transformer, and inductor 160 represents the secondary stray inductance of the transformer.
In some embodiments, the transformer 116 may include a toroid shaped core comprised of air, iron, ferrite, soft ferrite, MnZn, NiZn, hard ferrite, powder, nickel-iron alloys, amorphous metal, glassy metal, or some combination thereof.
In some embodiments, the transformer primary to secondary stray capacitance and/or the transformer secondary stray capacitance may be below about 1 pF, below about 100 pF, about 10 pF, about 20 pF, etc. In some embodiments, the sum of the secondary stray capacitance and the primary stray capacitance may be less than about 50 pF, 75 pF, 100 pF, 125 pF, 135 pF, etc.
In some embodiments, the secondary stray inductance of the transformer and/or the primary stray inductance of the transformer may have an inductance value, for example, of 1 nH, 2 nH, 5 nH, 10 nH, 20 nH, between about 1 nH and 1,000 nH, less than about 100 nH, less than about 500 nH, etc.
In some embodiments, a nanosecond pulser may be designed with low stray capacitance. For example, the sum of all stray capacitance within the nanosecond pulser may be below 500 pF. This may include transformer module stray capacitance, switch module stray capacitance, other stray capacitance, or some combination thereof.
The primary windings of the transformer 116 can include a plurality of single windings (see e.g.,
In some embodiments, a single primary winding may be coupled with a single switch module 105. In some embodiments, a plurality of switch modules may be included and each of the plurality of switch modules may be coupled with one of a plurality of primary windings. The plurality of windings may be arranged in parallel about the core of the transformer. In some embodiments, this arrangement may be used to reduce stray inductance in the nanosecond pulser 100.
The secondary winding (see e.g.,
In some embodiments, the switch module 205 may be identical to, similar to, or include components from the switch module 105 shown in
In some embodiments, the switch module 205 may include a switch 106 that includes a collector 107 and an emitter 108. The switch module 205 may include a freewheeling diode 130 that is disposed in parallel with the switch 106. The switch may include some stray inductance that is represented by a switch stray inductor 145. A snubber circuit may be disposed in parallel with the switch 106 and/or the switch stray inductor 145. The snubber circuit may include snubber resistor 137 in parallel with snubber diode 125, a snubber capacitor 135, and snubber stray inductance represented by snubber stray inductor 150.
In some embodiments, the freewheeling diode 130 may be used in combination with inductive loads to ensure that energy which is stored in the inductor is allowed to dissipate after the switch 106 is opened by allowing current to keep flowing in the same direction through the inductor and energy is dissipated in the resistive elements of the circuit. If they are not used then typically this leads to a large reverse voltage on switches.
The switch module 205 may be coupled with a transformer module 215. The transformer module 215, for example, may include transformer 116, transformer capacitors, inductors, resistors, other devices, or some combination thereof. The transformer 116 may include a toroid shaped core with primary windings and secondary windings wound around the core. For example, there may be more primary windings than secondary windings. The secondary windings may be coupled with load 120 or an output that may be configured to couple with load 120.
In some embodiments, the transformer 116 may include a toroid shaped core comprised of air, iron, ferrite, soft ferrite, MnZn, NiZn, hard ferrite, powder, nickel-iron alloys, amorphous metal, glassy metal, or some combination thereof.
The primary windings of the transformer 116 can include a plurality of single windings (see e.g.,
The secondary winding (see e.g.,
The transformer module 215 may include various stray inductance and stray capacitance. The transformer secondary stray inductance is represented by inductor 160 and/or inductor 161. The transformer primary stray inductance is represented by inductor 155 and/or inductor 156. In some embodiments, the secondary stray inductance of the transformer singularly or in combination and/or the primary stray inductance of the transformer singularly or in combination may have an inductance value, for example, of about 1 nH, 2 nH, 5 nH, 10 nH, 20 nH, between about 1 nH and 1,000 nH, less than about 100 nH, less than about 500 nH, etc.
A stray capacitor 190 represents the stray capacitance in the secondary winding. The stray capacitance in the secondary winding may be below about 1 pF, below about 100 pF, about 10 pF, about 20 pF, etc. The primary to secondary stray capacitance is represented by stray capacitor 185 and/or stray capacitor 186. The primary to secondary stray capacitance either singularly or in combination may be below about 1 pF, below about 100 pF, about 10 pF, about 20 pF, etc.
The nanosecond pulser 200 may also include fast capacitor 110 disposed in the circuit between one terminal of the input and one input to the transformer module 215. The nanosecond pulser circuit may also include fast capacitor stray inductance represented by switch stray inductor 140. The fast capacitor stray inductance may have an inductance value, for example, of 1 nH, 2 nH, 5 nH, 10 nH, 20 nH, between about 1 nH and 1,000 nH, less than about 100 nH, less than about 500 nH, etc.
The nanosecond pulser 200 may also include fast capacitor to transformer stray inductance represented by inductor 175. The fast capacitor to transformer stray inductance, for example, may have an inductance value, for example, of 1 nH, 2 nH, 5 nH, 10 nH, 20 nH, between about 1 nH and 1,000 nH, less than about 100 nH, less than about 500 nH, etc.
The nanosecond pulser 200 may include stray inductance 170 between the switch module 205 and the fast capacitor 110, which, in some embodiments, may have an inductance value, for example, of 1 nH, 2 nH, 5 nH, 10 nH, 20 nH, between about 1 nH and 1,000 nH, less than about 100 nH, less than about 500 nH, etc. The nanosecond pulser 200 may include stray inductance between the switch module 205 and the transformer module 215. The stray inductance 180 between the switch module 205 and the transformer module 215, for example, may have an inductance value, for example, of 1 nH, 2 nH, 5 nH, 10 nH, 20 nH, between about 1 nH and 1,000 nH, less than about 100 nH, less than about 500 nH, etc.
The switch modules 205A and/or the switch module 205B may include singularly or in combination stray inductance that may have an inductance value, for example, of 1 nH, 2 nH, 5 nH, 10 nH, 20 nH, between about 1 nH and 1,000 nH, less than about 100 nH, less than about 500 nH, etc.
Stray inductance between the switch modules is represented by inductors 170A, 170B, 170C, and 170D. This stray inductance, singularly or in combination, may have an inductance value, for example, of 1 nH, 2 nH, 5 nH, 10 nH, 20 nH, between about 1 nH and 1,000 nH, less than about 100 nH, less than about 500 nH, etc.
In some embodiments, any of the nanosecond pulsers described herein may include a capacitor near inductor 175 and/or near inductor 176.
The symmetrically arranged components around the transformer can provide a number of benefits such as, for example, lowering the rise time of pulses.
In some embodiments, the snubber resistor 137 and/or the snubber diode 125 may be placed between the collector of each switch and the primary winding 610 of the transformer. The snubber diode 125 may be used to snub out any over voltages in the switching. A large and/or fast capacitor 110 may be coupled on the emitter side of each switch 106. The freewheeling diode 130 may also be coupled with the emitter side of the switch 106. Various other components may be included that are not shown in the figures.
In some embodiments, each of the plurality of the switches 106 may be arranged to switch voltage to a single primary winding 610 around the core. For example, each of a plurality of switches 106 may switch input voltage of about 10-500 volts, a voltage less than about 1200 volts, or a voltage less than about 1500 volts and current of about 20-200 amps, which, in combination with the transformer, may result in switching of peak voltages of the output pulse above 5 kilovolts and peak power of the output pulse greater than 100 kilowatts. In some embodiments, the input current may be greater or much greater than 1,000 amps.
In some embodiments multiple circuit boards 605 may be stacked together and the secondary windings may wrap around the cores of two boards together to increase the peak voltage and/or the peak power of a pulse. Such an arrangement may also limit stray inductance and stray capacitance.
In some embodiments, an input voltage may be applied to any of the nanosecond pulsers described herein such as, for example, nanosecond pulser 100, nanosecond pulser 200, nanosecond pulser 300, nanosecond pulser 400, and nanosecond pulser 500, across V+ and V−. The input voltage may be, for example, a voltage of about 10-500 volts, a voltage less than about 1200 volts, or a voltage less than about 1500 volts. The input voltage may be a DC voltage. An input pulse signal may be applied to the switch 106 causing the switch to open and close the switch 106 with a duration proportional with an input pulse width, an input pulse repetition frequency, or some combination thereof. The input pulse width, for example, may be between 1 ns and 1000 ns. The input pulse repetition frequency, for example, may be greater than 100 kHz. The fast capacitor 110 may be partially charged and partially discharged while the switch 106 is opened and closed. When the switch 106 is closed, energy from the fast capacitor 110 may be partially discharged through the transformer resulting in an output pulse across the load 120.
The output pulse, for example, may have a peak voltage proportional to the input voltage and/or greater than about 1 kilovolt. The output pulse, for example, may be proportional (or equivalent) to the input pulse width, or the output pulse, for example, may have a repetition frequency proportional (or equivalent) to the input pulse repetition frequency. In some embodiments, a change to one or more of the input voltage, the input pulse width, and the input pulse repetition frequency may result in a change to only a corresponding one of the output pulse peak voltage, the output pulse width, and the output repetition frequency.
In some embodiments, the sum of inductance through the switching loop of a nanosecond pulser may be less about 100 nH. For example, a switching loop may include the loop with the following components shown in
In some embodiments, the capacitor inductor 175 may have an inductance less than about 50 nH. In some embodiments, the capacitor inductor 176 may have an inductance less than about 50 nH. In some embodiments, the capacitor inductor 155 may have an inductance less than about 50 nH. In some embodiments, the capacitor inductor 156 may have an inductance less than about 50 nH. In some embodiments, the capacitor inductor 180 may have an inductance less than about 50 nH. In some embodiments, the capacitor inductor 170 may have an inductance less than about 50 nH.
In some embodiments, low inductance in some or all portions of a nanosecond pulser can provide a number of benefits. Some benefits may include, for example, low inductance may allow for high voltage pulses with high repetition frequencies. Another benefit may include, for example, low inductance may allow for high voltage pulses with short pulse widths. Another benefit may include, for example, low inductance may allow for high voltage pulses with fast rise times.
A receiver 802 is coupled to an external input and receives input switching signals. While the receiver 802 is coupled with a 5 volt power supply, any type of receiver operating at any voltage or power level may be used. The receiver 802 can be isolated from the environment and/or from the remaining circuitry in a number of ways. For example, the receiver 802 can be a fiber optic receiver that allows each switch module 805 to float relative to other switch modules or other circuitry. Individual module grounds can be isolated from one another, for example, using an isolation transformer. Electrical isolation of the switch module 805 can allow multiple switch modules 805 to be arranged in a series configuration for high voltage switching. Fiber optic receivers can also be used to reduce switching noise.
A pre-driver 804 and a gate driver 806 may be coupled with each switch module 805 and can provide large current pulses greater than 10 amps and continuous current greater than 2 amps to the switch 106. These drivers can be any of high speed, high current drivers designed for use with FETs, MOSFETs, IGBTs, and SiC junction transistors, or other solid state switches. For example, these drivers can be any low-side ultrafast driver manufactured by IXYS Corporation (e.g., IXYS #IXDN430 or IXYS #IXDN630).
The pre-driver 804 may be electrically coupled with the output of the receiver 802 and the output of the pre-driver 804 may be electrically coupled with the one or more gate drivers 806 resulting in a dual-driver configuration. In the configuration shown, these drivers are coupled with a 35 volt power supply, although any power supply will work. Moreover, these drivers may not be coupled with the same power supply. While fiber optic the receiver 802, the pre-driver 804 and the gate driver 806 are shown, various other receiver and driver combinations can be used such as, for example, a single receiver coupled with a single driver. In some configurations, the pre-driver 804 and the receiver 802 can be included on receiver circuit module 800 separate from switch module 805. In other configurations, these devices can be located on the same circuit module as the switch 106 and other components.
The output of the gate driver 806 is electrically coupled with the gate 832 of the switch 106. The switch 106 can include internal emitter inductance (Le) 815 within effective switch 912. The resistance 808 and/or the inductance 810 show the internal resistance and/or inductance of the gate and may not be an additional component, although an additional component may be used for each. That is, the output of the gate driver 806 can be directly coupled with the gate 832 of the switch 106 using a circuit trace and/or an additional component and/or additional components. Typical switches 106 such as, for example, IGBTs, include specifications that a gate resistor is required between the gate driver 806 and the gate 832. Thus, the elimination of such a resistor is contrary to typical switch specifications.
The resistance 808 can be the effective internal resistance at the gate. This resistance can include the resistance of the trace between the gate driver 806 and the switch 106 and/or any internal resistance within the gate of the switch 106. The resistor 808 can have a resistance less than 2 Ω, 1 Ω, 500 mΩ, 100 mΩ, 50 mΩ, 10 mΩ, or 1 mΩ. To achieve these low resistance levels, the output of the gate driver 806 and the gate 832 of the switch 106 can have a very short physical trace length. This distance can be, for example, less than 1 cm, 500 mm, 100 mm, 50 mm, 10 mm, or 1 mm.
The inductance 810 can represent the internal inductance of the gate. This inductance can include the inductance of the trace between the gate driver 806 and the switch 106 and/or any internal inductance within the gate of the switch 106. The inductance 810 may or may not be an added component. The inductance 810 can have an inductance less than 100 nH, 50 nH, 40 nH, 20 nH, 10 nH, 5 nH, or 1 nH. To achieve these low inductance levels, the trace on the circuit module connecting the output of the gate driver 806 and the switch 106 can have a wide trace width. For example, this width can be greater than 1 mm, 2 mm, 3 mm, 4 mm, 5 mm, 6 mm, 7 mm, 8 mm, 9 mm, or 10 mm.
The switch 106 can include a collector 107 and an emitter 108. The emitter 108 is coupled with a 10 volt bias voltage. In other embodiments, the emitter 108 can be coupled to other bias voltages including ground.
The current bypass circuit 816 can be electrically coupled across the emitter 108 and the collector 107. This bypass may include some circuit inductance represented by the bypass inductance 820. The current bypass circuit 816 can be designed to allow for an easy current bypass to the switch 106. The capacitor 828 can be included between the emitter 108 and the gate driver 806.
A snubber 818 can also be included between the collector 107 and the emitter 108. The snubber 818 may include additional components and/or connections. Moreover, the snubber 818 may or may not include connections at the collector 107 and/or the emitter 108. The snubber 818 can include any type of snubber circuitry known in the art. For example, the snubber 818 can include a diode snubber, RF snubber, solid-state snubber, or a combination of these. For example, the snubber 818 can include a capacitor in series with a parallel configuration of a diode and a resistor. The snubber 818 can also include the snubber inductance 822 whether as part of the snubber 818 or as inductance within the snubber circuit. The snubber 818 can be used to suppress voltage transients of circuits connected with the collector 107 and the emitter 108 and/or absorb energy from stray circuit inductance to prevent over-voltage at the switch 106. The current bypass circuit 816 and the snubber 818 can be included in a single circuit.
The switch module 805 can also include the fast capacitor 826 and the slow capacitor 824 in parallel. These capacitors can have inherent inductance represented by the fast capacitor inductance 821 and slow capacitor inductance 823. In some embodiments, these inductances may result from actual inductors. In others, these inductances may be inductances within the circuit and/or capacitors 824 and 826. The fast capacitor 826 and/or the slow capacitor 824 may be located externally to the switch module 805, and/or may span multiple switch modules 805, and may not connect to each switch module 805.
The fast capacitor 826 can be in parallel with a main energy storage capacitor (e.g., the slow capacitor 824). The fast capacitor 826 may only store a small portion of the total energy required, which can allow it to be smaller, and/or be placed closer to the switch 106 than main energy storage capacitor. In so doing, stray inductance between the fast capacitor 826 and the switch 106 can be minimized. The fast capacitor 826 can absorb energy stored in the stray inductance between itself and the main energy storage capacitor, which can reduce the energy dissipated in the switch 106 during switching.
Some embodiments can allow for rapid switch gate charging. For example, the gate 832 of the switch 106 can be brought to the full manufacturer's specified Gate to Emitter Voltage (e.g., VGE>20 volts) in a time (tvg) less than manufacturer-specified 10% to 80% current rise time (tr). Additionally some embodiments can allow for rapid switch discharging by reducing VGE from the manufacture's specified on state voltage to less than or equal to zero in a time less than manufacturer-specified 10% to 80% current rise time (tr). These rise times can vary depending on the switch used. For some known switches this current rise time, for example, can be less than 50 ns, 40 ns, 30 ns, 20 ns, or 10 ns. Other rise times may be used. Removal of the gate resistor is one design consideration that produces fast rise times. This can allow for a sufficiently large peak current to flow to the gate to charge it more quickly than specified. The gate may have some inherent circuit or trace resistance such as, for example, on the order of less than about 2Ω. Switch manufacturers typically suggest and/or require 5Ω as the minimum gate resistance. Thus, some embodiments may use a gate resistance much less than the gate resistance recommended by the manufacturer. Some embodiments may couple a driver with the gate without a resistor in between.
Use of a gate driver (e.g., the gate driver 806) with a single discrete switch is another design consideration that can allow for fast rise times. That is, each of a plurality of switches can be coupled with a single gate driver. Typically, multiple discrete switches 106 or single switch circuit modules that include a plurality of switches are coupled with a single driver. A gate driver coupled only with a single discrete switch can generate the current needed to rapidly charge a single switch gate capacitance to the manufacturer's specified on state voltage level. (e.g., Ig>10 A).
Moreover, various combinations of switches and drivers can be used. For example, a single switch can be coupled with multiple drivers. As another example, multiple drivers and multiple switches can be coupled together. Any number of combinations can be used.
The reduction of the switch gate inductance (e.g. inductance 810) to very low values is another design consideration that can allow for fast rise times (e.g., Lg<10 nH). The gate inductance may have a high impedance from the driver output to the switch gate. The lower the value of the gate inductance the faster the gate can be charged to full voltage. Various techniques are described in this disclosure for producing low gate inductances.
Some embodiments may allow for a reduction of Collector to Emitter Current (ICE) during the switch turn-on time. In some embodiments, the current rise time (tr) through the switch at turn-on can be slower than time it takes to have the collector-to-emitter voltage (VCE) fall (tf) from 80% to 10% of its value. That is, the voltage across the switch can go from high to low before the device starts to carry any significant current. This can make the device faster and dissipate less energy during the switching process.
To accomplish current reduction during turn-on, a minimum circuit inductance can be required to effectively choke the current rise-time. This minimum circuit inductance can include any of the following singularly or in combination: the switch internal emitter inductance (Le) 815, stray inductance 836, capacitor inductance 823, and the fast capacitor inductance 821. Stray inductance 836 can include any unaccounted-for inductance in the switch module 805 and/or any inductance in circuitry coupled with the collector 107 and the emitter 108. This minimum inductance can be greater than about 50-100 nH. For example, the combination of stray inductance 836, the fast capacitor inductance 821, and switch inductance can be between 50 and 100 nH.
Some embodiments can also allow for fast shunting of current out of the switch 106 during device turn-off. This can be accomplished using, for example, current bypass circuit 816. To achieve effective current shunting, the time it takes for 50% of the current to be diverted out of the switch 106 into the current bypass circuit 816 can be less than the time it takes for the switch 106 to turn off. That is, the current bypass circuit 816 can have a current rise time (tr) that is faster than the specified switch turn-off time (tf). This allows for very low collector to emitter current in the switch 106 during switching, which makes the device operate faster and/or dissipates less energy during turn-off.
To ensure that current can be passed out of the switch 106, the current bypass inductance 820 can be required to be low enough to allow current to ramp up quickly in the bypass circuit as the switch begins to switch. In some embodiments, the current bypass circuit 816 can include a capacitor and/or diode in an arrangement similar to a snubber, which can allow current to flow through the current bypass circuit 816 until the capacitor is fully charged. While the current bypass circuit 816 is somewhat similar to a typical snubber, there are some differences.
Among many design considerations, snubbers can be designed to reduce and/or minimize voltage spikes across the switch that may occur during switching. Their design can be based on circuit elements that fall outside the loop formed by effective switch 812, the current bypass circuit 816 and/or the inductor 820, as well as by the properties of the circuit switch. The current bypass circuit 816 can be designed to allow current to rapidly transition from flowing through the switch to flowing through the current bypass circuit 816, largely irrespective of other circuit elements. The design of current bypass circuit 816 is largely based on circuit elements contained within the loop formed by effective switch 106, the current bypass circuit 816 and the inductor 820, as opposed to those that lie outside of this loop. In some embodiments, the current bypass inductance 820 is minimized to a value, for example, below 20 nH or 10 nH. In some embodiments, the combination of the current bypass inductance 820 and the snubber inductance 822 can be less than 20 nH. With this low inductance, current can rapidly shunt through the current bypass circuit 816. This shunting can occur in less than 100 ns, 80 ns, 60 ns, 40 ns, 20 ns, or 10 ns. In some embodiments, the current bypass circuit 816 may be combined with snubber 818.
In some embodiments, the switch 106 can be operated above the manufacture specified continuous collector current (Ic) level. This combined with a very low circuit inductance can allow for faster device turn-off times. In most power supply designs, operation above the manufactured specified continuous current level is avoided because high current levels can cause large voltage spikes that can damage the switch(es). Additionally, high current levels can overheat the switch(es). Moreover, it can be considered poor circuit design to operate components above/outside the manufacture's specifications.
It is well known that voltage across an inductor is equal to the inductance and the time rate of change of the current
If the circuit inductance is minimized to allow for a maximum rate change of current during turn-off and a current level near, at or above the switch's specified continuous current rating is applied, voltage can be developed across internal switch emitter inductance (Le) 815. This induced voltage can help the device turn-off faster. Circuit inductance can include stray inductance 836 and/or the fast capacitor inductance 821 and can have a value on the order of switch internal emitter inductance (Le) 815. For example, stray inductance 836 and/or the fast capacitor inductance 821 can be less than or equal to the stray inductance 836. This effect can be seen at current levels near or above the switch's specified continuous current rating.
To avoid overheating when operating at current levels above the manufacturer's stated continuous maximum current, a plurality of switch circuit modules can be combined in series or parallel that alternate switching between switches. By alternating switching, each switch can have a cool-down period, while others switches do the work. In some embodiments, each of two subsets of switches can alternate switching. In other embodiments, each of three or more subsets of switches can alternate switching.
In some embodiments, the fast capacitor 826 can be coupled between circuitry coupled with the collector 107 and the emitter 108, and the switch 106. The inductance of this circuit is represented by the fast capacitor inductance 821, and can be very low (e.g., less than 50 nH). The fast capacitor inductor 812 can be the inherent or internal inductance of the fast capacitor 826 and/or the circuitry related to the fast capacitor 826.
A low resistance between the gate 832 and the gate driver 806 can improve the switching efficiency. This low resistance can be realized in a number of ways. In one embodiment, the gate 832 can be electrically coupled with the gate driver 806 without an external resistor being placed in series between the two components. That is, the gate driver 806 and the gate 832 can be directly coupled together through a single circuit trace. Of course, some resistance in the trace will be present, but this resistance may be minimal (e.g., less than 0.1 ohms). In another embodiment, the gate driver 806 and the switch 106 can be placed very near one another on the circuit module. For example, this distance can be less than 1 cm, 500 mm, 100 mm, 50 mm, 10 mm, 1 mm, etc. In yet another embodiment, the line trace on the circuit module between the gate driver 806 and the gate 832 can have a resistance less than 1 Ω, 500 mΩ, 100 mΩ, 50 mΩ, 10 mΩ, 1 mΩ, etc.
Switches, such as, for example, IGBTs are often operated with a collector to emitter voltage (VCE) lower than collector to emitter voltage specified by the manufacturer to avoid over voltage spikes during switching. In a circuit with inductance, when current is changing over time the resulting voltage is a function of the inductance and the rate of the current change over time
This voltage coupled with the operating voltage can produce voltage spikes above the tolerances of the switch. To mitigate these spikes, circuit designers usually slow the switching speed and/or drive the switch with a voltage below tolerance to accommodate spikes. Some embodiments include circuit modules that can switch at higher switching speeds and/or be driven with voltages at or above the manufacturer specified Collector to Emitter Voltage.
This can be accomplished in a number of ways. One example is to lower the inductance at the gate. Lower inductances can allow for faster switching without inducing or increasing voltage spikes. To do this, the trace between the gate driver 806 and the gate 832 can be shorter than standard (e.g., around 10 mm) and/or wider than standard (e.g., around 4 mm). This short and/or wide trace can lower either or both the inductance and the resistance of the gate driver 806. Various trace lengths can be used, for example, trace lengths less than 20 mm, 15 mm, 5 mm, 2 mm, or 1 mm can be used. Various trace widths can be used, for example, trace widths greater than 1 mm, 2 mm, 3 mm, 4 mm, 5 mm, 6 mm, 7 mm, 8 mm, 9 mm, 10 mm can be used.
Various other inductance lowering techniques can be used. By employing these techniques the inductance at the gate can be less than 100 nH, 50 nH, 40 nH, 20 nH, 10 nH, 5 nH, or 1 nH. For example, multiple traces can be run in various board layers, and/or on the underside of the board.
In another embodiment, the inductance of the entire circuit module without the switch can be less than inductance of the switch (e.g., the inductance 815). In yet another embodiment, the inductance of the gate circuit is less than inductance of the switch.
In some embodiments, a plurality of switch modules 805 can be coupled together in series to provide higher voltage and/or parallel to provide higher current. For example, if each switch module 805 can switch 1 kV, then 20 switch modules can be coupled in series to switch 20 kV. Various other configurations can also be used. A similar strategy can be employed for increasing the current with a parallel configuration.
Switch modules according to some embodiments can have turn-on delay times (td(on)) and/or turn-off delay times (td(off)) that are shorter than manufacture specified times. For example, a switch module 805 can have a turn-on delay time (td(on)) and/or a turn-off delay time (td(off)) that is less than half the manufacturer's specified time by the switch manufacturer. As another example, a switch module can have a turn-on delay time (td(on)) and/or a turn-off delay time (td(off)) that is less than one-fourth the manufacturer's specified time.
In some embodiments, the snubber resistor 137 and/or the snubber diode 125 may be placed between the collector of each switch and the primary winding 610 of the transformer. The snubber diode 125 may be used to snub out any over voltages in the switching. A large and/or fast capacitor 110 may be coupled on the emitter side of each switch 106. The freewheeling diode 130 may also be coupled with the emitter side of the switch 106. The fast capacitor 110 and the freewheeling diode are disposed on the bottom of the circuit board 905. Various other components may be included that are not shown in the figures.
In some embodiments, a nanosecond pulser may output electrical pulses having a peak voltage greater than about 1 kilovolt, having a pulse width of less than about 1000 nanoseconds (e.g., less than 500 nanoseconds), having a peak voltage greater than about 5 kilovolts (e.g., from 0 kV to 100 kV), having a peak power (e.g., the product of the peak current and the peak voltage at either the peak current or the peak voltage) greater than about 100 kilowatts, having a pulse width between 1 ns and 1000 ns (or 10 ns and 500 ns), having a pulse repetition frequency from single pulse greater than 100 kHz (or 1 MHz), having a rise time of less than 50 nanoseconds, having a current rate of change (dI/dt) on the primary transformer greater than 10-1000 amps/μs and/or having a voltage rate of change (dV/dt) on the primary transformer of greater than 10-1000 V/μs, some combination thereof.
In some embodiments, the inductance of the switch module 105, the switch module 205 and/or the switch module 805 may be lower than 100 nH. Such low inductance, for example, may contribute to fast rise times.
The term “about,” unless otherwise specified or otherwise known in the relevant art, mean plus or minus five percent of the value being referred to.
Numerous specific details are set forth herein to provide a thorough understanding of the claimed subject matter. However, those skilled in the art will understand that the claimed subject matter may be practiced without these specific details. In other instances, methods, apparatuses or systems that would be known by one of ordinary skill have not been described in detail so as not to obscure claimed subject matter.
Some portions are presented in terms of algorithms or symbolic representations of operations on data bits or binary digital signals stored within a computing system memory, such as a computer memory. These algorithmic descriptions or representations are examples of techniques used by those of ordinary skill in the data processing arts to convey the substance of their work to others skilled in the art. An algorithm is a self-consistent sequence of operations or similar processing leading to a desired result. In this context, operations or processing involves physical manipulation of physical quantities. Typically, although not necessarily, such quantities may take the form of electrical or magnetic signals capable of being stored, transferred, combined, compared or otherwise manipulated. It has proven convenient at times, principally for reasons of common usage, to refer to such signals as bits, data, values, elements, symbols, characters, terms, numbers, numerals or the like. It should be understood, however, that all of these and similar terms are to be associated with appropriate physical quantities and are merely convenient labels. Unless specifically stated otherwise, it is appreciated that throughout this specification discussions utilizing terms such as “processing,” “computing,” “calculating,” “determining,” and “identifying” or the like refer to actions or processes of a computing device, such as one or more computers or a similar electronic computing device or devices, that manipulate or transform data represented as physical electronic or magnetic quantities within memories, registers, or other information storage devices, transmission devices, or display devices of the computing platform.
The use of “adapted to” or “configured to” herein is meant as open and inclusive language that does not foreclose devices adapted to or configured to perform additional tasks or steps. Additionally, the use of “based on” is meant to be open and inclusive, in that a process, step, calculation, or other action “based on” one or more recited conditions or values may, in practice, be based on additional conditions or values beyond those recited. Headings, lists, and numbering included herein are for ease of explanation only and are not meant to be limiting.
While the present subject matter has been described in detail with respect to specific embodiments thereof, it will be appreciated that those skilled in the art, upon attaining an understanding of the foregoing, may readily produce alterations to, variations of, and equivalents to such embodiments. Accordingly, it should be understood that the present disclosure has been presented for purposes of example rather than limitation, and does not preclude inclusion of such modifications, variations and/or additions to the present subject matter as would be readily apparent to one of ordinary skill in the art.
Number | Name | Date | Kind |
---|---|---|---|
4070589 | Martinkovic | Jan 1978 | A |
4438331 | Davis | Mar 1984 | A |
4504895 | Steigerwald | Mar 1985 | A |
4885074 | Susko et al. | Dec 1989 | A |
4924191 | Erb et al. | May 1990 | A |
4992919 | Lee et al. | Feb 1991 | A |
5072191 | Nakajima et al. | Dec 1991 | A |
5118969 | Ikezi et al. | Jun 1992 | A |
5140510 | Myers | Aug 1992 | A |
5313481 | Cook et al. | May 1994 | A |
5321597 | Alacoque | Jun 1994 | A |
5325021 | Duckworth et al. | Jun 1994 | A |
5392043 | Ribner | Feb 1995 | A |
5451846 | Peterson et al. | Sep 1995 | A |
5488552 | Sakamoto et al. | Jan 1996 | A |
5610452 | Shimer et al. | Mar 1997 | A |
5623171 | Nakajima | Apr 1997 | A |
5656123 | Salimian et al. | Aug 1997 | A |
5729562 | Birx et al. | Mar 1998 | A |
5796598 | Nowak et al. | Aug 1998 | A |
5808504 | Chikai et al. | Sep 1998 | A |
5905646 | Crewson et al. | May 1999 | A |
5930125 | Hitchcock et al. | Jul 1999 | A |
5933335 | Hitchcock et al. | Aug 1999 | A |
5968377 | Yuasa et al. | Oct 1999 | A |
6059935 | Spence | May 2000 | A |
6066901 | Burkhart et al. | May 2000 | A |
6087871 | Kardo-Syssoev et al. | Jul 2000 | A |
6205074 | Van Buskirk et al. | Mar 2001 | B1 |
6233161 | Balakrishnan et al. | May 2001 | B1 |
6238387 | Miller, III | May 2001 | B1 |
6253704 | Savas | Jul 2001 | B1 |
6359542 | Widmayer et al. | Mar 2002 | B1 |
6362604 | Cravey | Mar 2002 | B1 |
6392187 | Johnson | May 2002 | B1 |
6480399 | Balakrishnan et al. | Nov 2002 | B2 |
6483731 | Isurin et al. | Nov 2002 | B1 |
6496047 | Iskander et al. | Dec 2002 | B1 |
6577135 | Matthews et al. | Jun 2003 | B1 |
6741120 | Tan | May 2004 | B1 |
6741484 | Crewson et al. | May 2004 | B2 |
6831377 | Yampolsky | Dec 2004 | B2 |
6897574 | Vaysse | May 2005 | B2 |
6947300 | Pai et al. | Sep 2005 | B2 |
7061230 | Kleine et al. | Jun 2006 | B2 |
7180082 | Hassanein et al. | Feb 2007 | B1 |
7256637 | Iskander et al. | Aug 2007 | B2 |
7291545 | Collins et al. | Nov 2007 | B2 |
7307375 | Smith et al. | Dec 2007 | B2 |
7319579 | Inoue et al. | Jan 2008 | B2 |
7354501 | Gondhalekar et al. | Apr 2008 | B2 |
7396746 | Walther et al. | Jul 2008 | B2 |
7492138 | Zhang et al. | Feb 2009 | B2 |
7512433 | Bernhart et al. | Mar 2009 | B2 |
7521370 | Hoffman | Apr 2009 | B2 |
7601619 | Okumura et al. | Oct 2009 | B2 |
7605385 | Bauer | Oct 2009 | B2 |
7767433 | Kuthi et al. | Aug 2010 | B2 |
7901930 | Kuthi | Mar 2011 | B2 |
7936544 | Beland | May 2011 | B2 |
7948185 | Smith et al. | May 2011 | B2 |
7989987 | McDonald | Aug 2011 | B2 |
8093979 | Wilson | Jan 2012 | B2 |
8115343 | Sanders et al. | Feb 2012 | B2 |
8129653 | Kirchmeier et al. | Mar 2012 | B2 |
8143790 | Smith et al. | Mar 2012 | B2 |
8222936 | Freidman et al. | Jul 2012 | B2 |
8259476 | Ben-Yaakov et al. | Sep 2012 | B2 |
8436602 | Sykes | May 2013 | B2 |
8450985 | Gray et al. | May 2013 | B2 |
8575843 | Moore et al. | Nov 2013 | B2 |
8723591 | Lee et al. | May 2014 | B2 |
8773184 | Petrov et al. | Jul 2014 | B1 |
8847433 | Vandermey | Sep 2014 | B2 |
8963377 | Ziemba et al. | Feb 2015 | B2 |
9067788 | Spielman et al. | Jun 2015 | B1 |
9070396 | Katchmart et al. | Jun 2015 | B1 |
9084334 | Gefter et al. | Jul 2015 | B1 |
9122350 | Kao et al. | Sep 2015 | B2 |
9287086 | Brouk et al. | Mar 2016 | B2 |
9287092 | Heckman et al. | Mar 2016 | B2 |
9306533 | Mavretic | Apr 2016 | B1 |
9329256 | Dolce | May 2016 | B2 |
9417739 | Cordeiro et al. | Aug 2016 | B2 |
9435029 | Brouk et al. | Sep 2016 | B2 |
9493765 | Krishnaswamy et al. | Nov 2016 | B2 |
9601283 | Ziemba et al. | Mar 2017 | B2 |
9706630 | Miller et al. | Jul 2017 | B2 |
9767988 | Brouk et al. | Sep 2017 | B2 |
9960763 | Miller et al. | May 2018 | B2 |
10009024 | Miller et al. | Jun 2018 | B2 |
10020800 | Prager et al. | Jul 2018 | B2 |
10027314 | Prager et al. | Jul 2018 | B2 |
10044278 | Kondo et al. | Aug 2018 | B2 |
10224822 | Miller et al. | Mar 2019 | B2 |
10301587 | Krishnaswamy et al. | May 2019 | B2 |
10304661 | Ziemba et al. | May 2019 | B2 |
10373755 | Prager et al. | Aug 2019 | B2 |
10373804 | Koh et al. | Aug 2019 | B2 |
10382022 | Prager et al. | Aug 2019 | B2 |
10460910 | Ziemba et al. | Oct 2019 | B2 |
10483089 | Ziemba et al. | Nov 2019 | B2 |
10607814 | Ziemba et al. | Mar 2020 | B2 |
10659019 | Slobodov et al. | May 2020 | B2 |
10707864 | Miller | Jul 2020 | B2 |
10734906 | Miller et al. | Aug 2020 | B2 |
10777388 | Ziemba et al. | Sep 2020 | B2 |
10796887 | Prager et al. | Oct 2020 | B2 |
10811230 | Ziemba et al. | Oct 2020 | B2 |
10892140 | Ziemba et al. | Jan 2021 | B2 |
10978955 | Ziemba et al. | Apr 2021 | B2 |
10985740 | Prager et al. | Apr 2021 | B2 |
11004660 | Prager et al. | May 2021 | B2 |
20010008552 | Harada et al. | Jul 2001 | A1 |
20020016617 | Oldham | Feb 2002 | A1 |
20020140464 | Yampolsky et al. | Oct 2002 | A1 |
20020180276 | Sakuma et al. | Dec 2002 | A1 |
20020186577 | Kirbie | Dec 2002 | A1 |
20030021125 | Rufer et al. | Jan 2003 | A1 |
20030021131 | Nadot et al. | Jan 2003 | A1 |
20030071035 | Brailove | Apr 2003 | A1 |
20030137791 | Arnet et al. | Jul 2003 | A1 |
20030169107 | LeChevalier | Sep 2003 | A1 |
20040085784 | Salama et al. | May 2004 | A1 |
20040149217 | Collins et al. | Aug 2004 | A1 |
20050152159 | Isurin et al. | Jul 2005 | A1 |
20050270096 | Coleman | Dec 2005 | A1 |
20060187607 | Mo | Aug 2006 | A1 |
20060192774 | Yasumura | Aug 2006 | A1 |
20060210020 | Takahashi et al. | Sep 2006 | A1 |
20060274887 | Sakamoto et al. | Dec 2006 | A1 |
20070018504 | Wiener et al. | Jan 2007 | A1 |
20070114981 | Vasquez et al. | May 2007 | A1 |
20070115705 | Gotzenberger et al. | May 2007 | A1 |
20070212811 | Hanawa et al. | Sep 2007 | A1 |
20080062733 | Gay | Mar 2008 | A1 |
20080106151 | Ryoo et al. | May 2008 | A1 |
20080143260 | Tuymer et al. | Jun 2008 | A1 |
20080198634 | Scheel et al. | Aug 2008 | A1 |
20080231337 | Krishnaswamy et al. | Sep 2008 | A1 |
20080252225 | Kurachi et al. | Oct 2008 | A1 |
20080272706 | Kwon et al. | Nov 2008 | A1 |
20090016549 | French et al. | Jan 2009 | A1 |
20090108759 | Tao et al. | Apr 2009 | A1 |
20100007358 | Schaerrer et al. | Jan 2010 | A1 |
20100148847 | Schurack et al. | Jun 2010 | A1 |
20100284208 | Nguyen et al. | Nov 2010 | A1 |
20110001438 | Chemel et al. | Jan 2011 | A1 |
20110133651 | Chistyakov et al. | Jun 2011 | A1 |
20110140607 | Moore et al. | Jun 2011 | A1 |
20120016282 | Van Brunt et al. | Jan 2012 | A1 |
20120052599 | Brouk et al. | Mar 2012 | A1 |
20120081350 | Sano et al. | Apr 2012 | A1 |
20120155613 | Caiafa et al. | Jun 2012 | A1 |
20130027848 | Said | Jan 2013 | A1 |
20130075390 | Ashida | Mar 2013 | A1 |
20130113650 | Behbahani et al. | May 2013 | A1 |
20130174105 | Nishio et al. | Jul 2013 | A1 |
20130175575 | Ziemba et al. | Jul 2013 | A1 |
20130320953 | Cassel et al. | Dec 2013 | A1 |
20140009969 | Yuzurihara et al. | Jan 2014 | A1 |
20140021180 | Vogel | Jan 2014 | A1 |
20140077611 | Young et al. | Mar 2014 | A1 |
20140109886 | Singleton et al. | Apr 2014 | A1 |
20140118414 | Seo et al. | May 2014 | A1 |
20140146571 | Ryoo et al. | May 2014 | A1 |
20140268968 | Richardson | Sep 2014 | A1 |
20140354343 | Ziemba et al. | Dec 2014 | A1 |
20150028932 | Ziemba et al. | Jan 2015 | A1 |
20150076372 | Ziemba et al. | Mar 2015 | A1 |
20150084509 | Yuzurihara et al. | Mar 2015 | A1 |
20150130525 | Miller et al. | May 2015 | A1 |
20150155086 | Matsuura | Jun 2015 | A1 |
20150256086 | Miller et al. | Sep 2015 | A1 |
20150303914 | Ziemba et al. | Oct 2015 | A1 |
20150311680 | Burrows et al. | Oct 2015 | A1 |
20150318846 | Prager et al. | Nov 2015 | A1 |
20160020072 | Brouk et al. | Jan 2016 | A1 |
20160220670 | Kalghatgi et al. | Aug 2016 | A1 |
20160241234 | Mavretic | Aug 2016 | A1 |
20160269195 | Coenen et al. | Sep 2016 | A1 |
20160327029 | Ziemba et al. | Nov 2016 | A1 |
20160327089 | Adam et al. | Nov 2016 | A1 |
20170083810 | Ielmini et al. | Mar 2017 | A1 |
20170126049 | Pan et al. | May 2017 | A1 |
20170154726 | Prager et al. | Jun 2017 | A1 |
20170243731 | Ziemba et al. | Aug 2017 | A1 |
20170294842 | Miller et al. | Oct 2017 | A1 |
20170311431 | Park | Oct 2017 | A1 |
20170359886 | Binderbauer et al. | Dec 2017 | A1 |
20180226896 | Miller et al. | Aug 2018 | A1 |
20180286636 | Ziemba et al. | Oct 2018 | A1 |
20180315583 | Luere et al. | Nov 2018 | A1 |
20180374689 | Abraham et al. | Dec 2018 | A1 |
20190080884 | Ziemba et al. | Mar 2019 | A1 |
20190157044 | Ziemba et al. | May 2019 | A1 |
20190172685 | Van Zyl et al. | Jun 2019 | A1 |
20190180982 | Brouk et al. | Jun 2019 | A1 |
20190228952 | Dorf et al. | Jul 2019 | A1 |
20190326092 | Ogasawara et al. | Oct 2019 | A1 |
20190348258 | Koh et al. | Nov 2019 | A1 |
20190393791 | Ziemba et al. | Dec 2019 | A1 |
20200035458 | Ziemba et al. | Jan 2020 | A1 |
20200051786 | Ziemba et al. | Feb 2020 | A1 |
20210152163 | Miller et al. | May 2021 | A1 |
Number | Date | Country |
---|---|---|
2292526 | Dec 1999 | CA |
101534071 | Sep 2009 | CN |
103458600 | Jul 2016 | CN |
106537776 | Mar 2017 | CN |
0174164 | Mar 1986 | EP |
0947048 | Oct 1999 | EP |
1128557 | Aug 2001 | EP |
1515430 | Mar 2005 | EP |
H09129621 | May 1997 | JP |
2002-359979 | Dec 2002 | JP |
2013-135159 | Jul 2013 | JP |
2016-134461 | Jul 2016 | JP |
2017-501298 | Jan 2017 | JP |
0193419 | Dec 2001 | WO |
2010069317 | Jun 2010 | WO |
2014036000 | Mar 2014 | WO |
2016171582 | Oct 2016 | WO |
2018186901 | Oct 2018 | WO |
Entry |
---|
U.S. Notice of Allowance in U.S. Appl. No. 16/555,948, dated Jan. 13, 2021, 7 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 16/457,791 dated Jan. 22, 2021, 7 pages. |
International Search Report and written opinion received for PCT Patent Application No. PCT/US2020/60799, dated Feb. 5, 2021, 11 pages. |
Extended European Search Report for Application No. 20195265.2 dated Mar. 17, 2021, 8 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 16/722,115, dated Apr. 1, 2021, 9 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 15/889,586 dated Apr. 14, 2021, 9 pages. |
U.S. Non Final Office Action in U.S. Appl. No. 16/941,532, dated Apr. 14, 2021, 10 pages. |
Extended European Search Report for Application No. 20200919.7 dated Apr. 30, 2021, 11 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 16/722,115, dated May 3, 2021, 9 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 15/889,586 dated Jun. 11, 2021, 11 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 16/941,532 dated Jul. 16, 2021, 10 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 16/903,374, dated Jul. 19, 2021, 8 pages. |
Non-Final Office Action in U.S. Appl. No. 17/223,004, dated Aug. 31, 2021, 12 pages. |
Final Office Action in U.S. Appl. No. 17/223,004 dated May 11, 2022, 9 pages. |
Notification of Reason for Refusal in JP Patent application No. 2021-101259 dated Feb. 1, 2022, 21 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 15/623,464, dated Oct. 17, 2018, 7 pages. |
International Search Report and Written Opinion as issued in connection with International Patent Application No. PCT/US2018/48206, dated Nov. 1, 2018, 10 pages. |
U.S. Non Final Office Action in U.S. Appl. No. 15/941,731, dated Nov. 16, 2018, 17 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 15/921,650 dated Nov. 28, 2018, 11 pages. |
U.S. Non Final Office Action in U.S. Appl. No. 16/178,538, dated Jan. 11, 2019, 27 pages. |
U.S. Non Final Office Action in U.S. Appl. No. 16/250,765, dated Mar. 29, 2019, 11 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 15/921,650 dated Apr. 4, 2019, 7 pages. |
U.S. Non Final Office Action in U.S. Appl. No. 16/178,565, dated Apr. 4, 2019, 10 pages. |
U.S. Final Office Action in U.S. Appl. No. 15/889,586 dated May 2, 2019, 19 pages. |
U.S. Final Office Action in U.S. Appl. No. 15/941,731, dated May 3, 2019, 16 pages. |
U.S. Final Office Action in U.S. Appl. No. 16/178,538 dated Jun. 7, 2019, 17 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 16/250,765, dated Jul. 10, 2019, 9 pages. |
U.S. Final Office Action in U.S. Appl. No. 16/178,565, dated Jul. 12, 2019, 11 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 16/178,538 dated Jul. 17, 2019, 10 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 15/941,731, dated Jul. 17, 2019, 12 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 15/889,586 dated Sep. 6, 2019, 17 pages. |
International Search Report and Written Opinion as issued in connection with International Patent Application No. PCT/US2019/043933, dated Oct. 25, 2019, 9 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 16/178,565, dated Nov. 14, 2019, 5 pages. |
U.S. Non Final Office Action in U.S. Appl. No. 15/945,722, dated Nov. 15, 2019, 13 pages. |
International Search Report and Written Opinion as issued in connection with International Patent Application No. PCT/US2019/043932, dated Dec. 5, 2019, 16 pages. |
International Search Report and Written Opinion as issued in connection with International Patent Application No. PCT/US2019/043988, dated Dec. 10, 2019, 13 pages. |
U.S. Non Final Office Action in U.S. Appl. No. 16/250,157 dated Dec. 19, 2019, 6 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 16/599,318, dated Jan. 16, 2020, 11 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 16/722,085, dated Mar. 6, 2020, 5 pages. |
U.S. Final Office Action in U.S. Appl. No. 15/889,586 dated Mar. 18, 2020, 18 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 16/523,840, dated Mar. 19, 2020, 6 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 15/945,722, dated Apr. 3, 2020, 7 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 16/114,195, dated Apr. 3, 2019, 9 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 16/736,971, dated Apr. 7, 2020, 14 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 16/250,157 dated Apr. 13, 2020, 8 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 16/457,791 dated Apr. 15, 2020, 12 pages. |
U.S. Final Office Action in U.S. Appl. No. 16/736,971, dated Apr. 17, 2020, 6 pages. |
International Search Report and Written Opinion as issued in connection with International Patent Application No. PCT/US2020/016253, dated Apr. 29, 2020, 7 pages. |
U.S. Advisory Action in U.S. Appl. No. 16/736,971, dated May 12, 2020, 5 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 16/722,115, dated May 14, 2020, 6 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 16/555,948, dated May 15, 2020, 8 pages. |
International Search Report and Written Opinion as issued in connection with International Patent Application No. PCT/US2020/012641, dated May 28, 2020, 15 pages. |
Extended European Search Report for Application No. 18848041.2 dated Jun. 23, 2020, 9 pages. |
U.S. Final Office Action in U.S. Appl. No. 16/523,840, dated Jun. 26, 2020, 5 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 16/736,971, dated Jun. 30, 2020, 14 pages. |
U.S. Advisory Action in U.S. Appl. No. 15/889,586 dated Jul. 10, 2020, 4 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 16/722,085, dated Jul. 16, 2020, 8 pages. |
U.S. Final Office Action in U.S. Appl. No. 16/599,318, dated Jul. 23, 2020, 14 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 16/599,318, dated Aug. 4, 2020, 8 pages. |
U.S. Non Final Office Action in U.S. Appl. No. 16/537,513, dated Sep. 3, 2020, 13 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 15/889,586 dated Sep. 18, 2020, 19 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 16/523,840, dated Sep. 30, 2020, 11 pages. |
U.S. Non Final Office Action in U.S. Appl. No. 16/903,374, dated Nov. 25, 2020, 16 pages. |
U.S. Final Office Action in U.S. Appl. No. 16/722,115, dated Dec. 2, 2020, 7 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 16/523,840, dated Dec. 4, 2020, 11 pages. |
Bland, M.J., et al., “A High Power RF Power Supply for High Energy Physics Applications,” Proceedings of 2005 the Particle Accelerator Conference, IEEE pp. 4018-4020 (May 16-20, 2005). |
Dammertz, G., et al., “Development of Multimegawatt Gyrotrons for Fusion Plasma Heating and current Drive,” IEEE Transactions on Electron Devices, vol. 52, No. 5, pp. 808-817 (Apr. 2005) (Abstract). |
Garwin, R., “Pulsed Power Peer Review Committee Report,” Sandia National Laboratories Report, SAND2000-2515, pp. 3-38 (Oct. 2000). |
Gaudet, J.A., et al, “Research issues in Developing Compact Pulsed Power for High Peak Power Applications on Mobile Platforms,” Proceedings of the IEEE, vol. 92, No. 7, pp. 1144-1165 (Jul. 2004). |
Goodman, E. A., “Characteristics of sheet windings in transformers”, IEEE Engineering, vol. 82, No. 11, pp. 673-676 (Nov. 1963) (Abstract). |
In, Y., et al., “On the roles of direct feedback and error field correction in stabilizing resistive-wall modes,” Nuclear 2 Fusion, vol. 50, No. 4, pp. 1-5 (2010). |
Kim, J.H., et al., “High Voltage Pulsed Power Supply Using IGBT Stacks,” IEEE Transactions on Dielectrics and Electrical insulation, vol. 14, No. 4, pp. 921-926 (Aug. 2007). |
Locher, R., “Introduction to Power MOSFETs and their Applications (Application Note 558),” Fairchild Semiconductor, 15 pages (Oct. 1998). |
Locher, R.E., and Pathak, A.D., “Use of BiMOSFETs in Modern Radar Transmitters,” IEEE International Conference on Power Electronics and Drive Systems, pp. 776-782 (2001). |
Pokryvailo, A., et al., “A 1KW Pulsed Corona System for Pollution Control Applications,” 14th IEEE International Pulsed Power Conference, Dallas, TX, USA (Jun. 15-18, 2003). |
Pokryvailo, A., et al., “High-Power Pulsed Corona for Treatment of Pollutants in Heterogeneous Media,” IEEE Transactions on Plasma Science, vol. 34, No. 5, pp. 1731-1743 (Oct. 2006) (Abstract). |
Prager, J.R. et al., “A High Voltage Nanosecond Pulser with Variable Pulse Width and Pulse Repetition Frequency control for Nonequilibrium Plasma Applications”, 41st International Conference on Plasma Sciences held with 2014 IEEE International Conference on High-Power Particle Beams, May 25-29, 2014, 6, Washington, D.C. |
Quinley, M., et al., “High Voltage Nanosecond Pulser Operating at 30 kW and 400 kHz” APS-GEC-2018, 1 page (2018). |
Rao, X., et al., “Combustion Dynamics of Plasma-Enhanced Premixed and Nonpremixed Flames,” IEEE Transactions on Plasma Science, vol. 38, No. 12, pp. 3265-3271 (Dec. 2010). |
Reass, W.A., et al., “Progress Towards a 20 KV, 2 KA Plasma Source Ion Implantation Modulator for Automotive Production of Diamond Film on Aluminum,” Submitted to 22nd International Power Symposium, Boca Raton, FL, 6 pages (Jun. 24-27, 1996). |
Sanders, J.M., et al., “Scalable, compact, nanosecond pulse generator with a high repetition rate for biomedical applications requiring intense electric fields,” 2009 IEEE Pulsed Power Conference, Washington, DC, 2 pages (Jun. 28, 2009-Jul. 2, 2009) (Abstract). |
Schamiloglu, E., et al., “Scanning the Technology: Modem Pulsed Power: Charlie Martin and Beyond,” Proceedings of the IEEE, vol. 92, No. 7 , pp. 1014-1020 (Jul. 2004). |
Scoville, J.T., et al., “The Resistive Wall Mode Feedback Control System on DIII-D,” IEEE/NPSS 18th Symposium on fusion Engineering, Albuquerque, NM, Oct. 25-29, 1999, General Atomics Report GAA23256, 7 pages (Nov. 1999). |
Singleton, D.R., et al., “Compact Pulsed-Power System for Transient Plasma Ignition,” IEEE Transactions on Plasma Science, vol. 37, No. 12, pp. 2275-2279 (2009) (Abstract). |
Singleton, D.R., et al., “Low Energy Compact Power Modulators for Transient Plasma Ignition,” IEEE Transactions on Dielectrics and Electrical Insulation, vol. 18, No. 4, pp. 1084-1090 (Aug. 2011) (Abstract). |
Starikovskiy, A. and Aleksandrov, N., “Plasma-assisted ignition and combustion,” Progress in Energy and Combustion Science, vol. 39, No. 1, pp. 61-110 (Feb. 2013). |
Wang, F., et al., “Compact High Repetition Rate Pseudospark Pulse Generator,” IEEE Transactions on Plasma Science, vol. 33, No. 4, pp. 1177-1181 (Aug. 2005) (Abstract). |
Zavadtsev, D.A., et al., “Compact Electron Linear Accelerator RELUS-5 for Radiation Technology Application,” 10th European Particle Accelerator Conference, Edinburgh, UK, pp. 2385-2387 (Jun. 26-30, 2006). |
Zhu, Z., et al., “High Voltage pulser with a fast fall-time for plasma immersion ion implantation,” Review of Scientific Instruments, vol. 82, No. 4, pp. 045102-1-045102-4 (Apr. 2011). |
International Search Report and Written Opinion as issued in connection with International Patent Application No. PCT/US2014/040929, dated Sep. 15, 2014, 10 pages. |
International Search Report and Written Opinion as issued in connection with International Patent Application No. PCT/US2014/065832, dated Feb. 20, 2015, 13 pages. |
International Search Report and Written Opinion as issued in connection with International Patent Application No. PCT/US2015/018349, dated Jul. 14, 2015, 15 pages. |
International Search Report and Written Opinion as issued in connection with International Patent Application No. PCT/US2015/040204, dated Oct. 6, 2015, 12 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 14/542,487 dated Nov. 23, 2015, 11 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 14/798,154 dated Jan. 5, 2016, 13 pages. |
U.S. Final Office Action in U.S. Appl. No. 14/542,487 dated Feb. 12, 2016, 11 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 14/542,487 dated Apr. 8, 2016, 12 pages. |
U.S. Non Final Office Action in U.S. Appl. No. 14/635,991, dated Jul. 29, 2016, 17 pages. |
U.S. Final Office Action in U.S. Appl. No. 14/798,154 dated Oct. 6, 2016, 14 pages. |
U.S. Final Office Action in U.S. Appl. No. 14/542,487 dated Dec. 12, 2016, 13 pages. |
U.S. Final Office Action in U.S. Appl. No. 14/635,991, dated Jan. 23, 2017, 22 pages. |
U.S. Advisory Action in U.S. Appl. No. 14/542,487 dated Mar. 28, 2017, 03 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 14/635,991, dated May 4, 2017, 07 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 14/798,154 dated May 26, 2017, 16 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 14/542,487 dated Jun. 5, 2017, 12 pages. |
Partial Supplementary European Search Report dated Jul. 28, 2017 in related foreign application No. 14861818.4, 12 Pages. |
U.S. Non Final Office Action in U.S. Appl. No. 15/623,464, dated Nov. 7, 2017, 18 pages. |
U.S. Final Office Action in U.S. Appl. No. 14/542,487 dated Dec. 19, 2017, 07 pages. |
U.S. Final Office Action in U.S. Appl. No. 14/798,154 dated Dec. 28, 2017, 06 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 14/542,487 dated Mar. 21, 2018, 05 pages. |
U.S. Final Office Action in U.S. Appl. No. 15/623,464, dated Mar. 27, 2018, 18 pages. |
International Search Report and Written Opinion as issued in connection with International Patent Application No. PCT/US2018/016993, dated Apr. 18, 2018, 11 pages. |
U.S. Non-Final Office Action in U.S. Appl. No. 15/889,586 dated Sep. 12, 2018, 18 pages. |
U.S. Notice of Allowance in U.S. Appl. No. 14/798,154 dated Jun. 1, 2018, 05 pages. |
International Search Report and Written Opinion as issued in connection with International Patent Application No. PCT/US2018/025440, dated Jun. 25, 2018, 25 pages. |
Non-Final Office Action in U.S. Appl. No. 17/213,230 dated Dec. 14, 2021, 6 pages. |
Number | Date | Country | |
---|---|---|---|
20220116033 A1 | Apr 2022 | US |
Number | Date | Country | |
---|---|---|---|
62023708 | Jul 2014 | US | |
61904278 | Nov 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16903374 | Jun 2020 | US |
Child | 17499863 | US | |
Parent | 15945722 | Apr 2018 | US |
Child | 16903374 | US | |
Parent | 14542487 | Nov 2014 | US |
Child | 15945722 | US |