Claims
- 1. A high withstand voltage output circuit having a voltage terminal and a pull-down terminal, the high withstand voltage output circuit being a part of a monolithic integrated circuit and comprising: a pull-up constant current source having a first and second circuit element connected in series between the pull-down terminal and supply terminal and said second circuit element includes a FET; an output circuit connected in parallel with the first circuit element and wherein the voltage across said first circuit element is limited by the pinch-off voltage of said FET.
- 2. The high withstand voltage output circuit as claimed in claim 1 wherein both said first circuit element and said FET are JFETs.
- 3. The high withstand voltage output circuit as claimed in claim 2 wherein said first circuit element is a p-channel JFET and said FET is a n-channel bulk JFET.
- 4. The high withstand voltage output circuit as claimed in claim 1 wherein said first circuit element is a resistive element.
- 5. The high withstand voltage output circuit as claimed in claimed 1 wherein the output circuit comprises a transistor.
- 6. The high withstand voltage voltage output circuit as claimed in claim 1 wherein the output circuit comprises a plurality of transistors connected as a Darlington circuit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
61-134503 |
Jun 1986 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 055,492, filed May 28, 1987, now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0033464 |
Mar 1977 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Delahanty et al., "Depletion-Mode FET Load Devices Switched with Positive Signal Voltage Levels", IBM T.D.B., vol. 19, No. 7, Dec. 1976. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
55492 |
May 1987 |
|