High efficiency power and voltage regulators.
Linear low drop-out voltage regulators (LDOs) are widely used in supplying electronic systems. Their design methods are highly mature. Stability issues are resolved, and fully integrated on-chip versions are helping in the build of complex circuits on a chip without external components (U.S. Pat. No. 6,960,907). One major drawback, however, for such regulators is their efficiency being low. This is the case when the difference between input voltage and regulated output voltage is large.
In order to overcome efficiency, switching regulators have been developed. Switching regulators are based on storing and releasing electrical energy with a controlled duty cycle. Since the switches are completely on or off, these types of regulators do not suffer from wasted energy from the regulating pass transistors of the LDOs which operate in linear mode.
However, energy storage elements used in switching regulators have a few drawbacks. They have undesired parasitics which causes reduction in efficiency. They are also expensive. Most of all, as of yet there is no feasible technique to integrate these components onto the same chip where the rest of the electronic system resides.
One possible solution to integrate the energy storing elements onto a into chip is to increase the switching frequency. High switching frequencies allow these elements to be small in size. One problem is that complex pulse width modulation (PWM) servo mechanisms that are usually based on a sawtooth signal, cause extreme phase shift along the feedback. As frequency increases, stabilizing such a complex system becomes cumbersome. It is possible to simplify the servo system by using bang-bang types of designs. This would deteriorate the performance of the regulator.
Another solution is to make a digital servo mechanism by which stability issues can be partly resolved using elegant digital algorithms. Since an analog to digital converter (ADC) is required to measure the output voltage, the speed of ADC will be the limiting factor of the switching frequency. However, such system gets even more complex and expensive.
The idea of combining LDOs and switching regulators is not new. A discussion was done in part of Isik and James's article “Power Reduction Techniques in Mixed Signal Integrated Circuits: Practical approaches” at Page 3. However, all the prior art known to the inventor suggests that the use of switching regulator in front of the linear regulators will have all disadvantages mentioned above. Some embodiments consist of a switching regulator and a following LDO (U.S. Pat. No. 7,084,612, US20050242792, US20090261790, U.S. Pat. No. 5,592,072), or with another LDO parallel to the switching regulator (U.S. Pat. No. 7,230,408, U.S. Pat. No. 6,984,969) or another LDO (U.S. Pat. No. 6,809,504). These prior art solutions were expected to be fully integrated, since the switching frequency cannot be as high enough, however, full integration is not trivial. For example, in U.S. Pat. No. 7,084,612, feedback from current flow information is used to generate a PWM signal, however, no integration operation which may be essential to stability, is mentioned. Instead, a bang-bang type operation that is not always desirable for various reasons, is suggested.
More importantly, when a linear regulator follows a switching regulator, it is not possible to combine the linear regulator's pass transistor and the high side switch transistor in one. The latter is very important to increase the efficiency further. One of the prior art described in U.S. Pat. No. 6,150,798, makes double use of a high side switch for both linear and switching supply circuits. The usage of a high side switch in this prior art is not continuous. Instead, the mode of operation is selected by external control signals based on input voltage or a sleep condition.
Some recent embodiments take advantage of the fact that many output voltages are needed at the same time. With an elegant design described in Le et. al., only one inductor may serve for producing many voltages without sacrificing efficiency.
The goals of these mentioned prior art were to increase the performance and the efficiency. Although some suggest simplification to a certain extend, they do not bring any significant cost reduction.
Storing and releasing electrical energy with a controlled duty cycle is a very well accepted technique for making high efficiency voltage regulators. The traditional duty cycle adjustment is done by a complex, closed loop pulse width modulation (PWM) circuits. This invention makes the PWM system a pseudo open loop digital circuit, while maintaining an analog closed loop with a traditional linear regulator by combining both techniques in a simplified form.
This is achieved by placing the LDO in front of the switching regulator, which is referred as a “voltage shifier” due to its unusual form. While the LDO is regulating the output voltage as usual, the voltage shifter makes sure that the voltage drop across the pass transistor of the LDO is minimal.
The description given here is to allow someone of ordinary skill in the art to build and use the present invention in related applications. A variety of modifications on the embodiments described, may be apparent to one skilled in the art and the general principles of the invention described here may be applicable to other embodiments. These other embodiments may be constructed using n-channel transistors instead of p-channel transistors, or vice versa; bipolar transistors instead of mos; different amplifier types instead of what is illustrated here; different digital circuits with similar functionality instead of what is suggested here; different construction topologies which functions similar to what is described here. Therefore, the scope of present invention should not be taken as limited to the particular embodiments illustrated and described herein, but given the widest scope consistent with the principal and novel features disclosed here.
In regards to
When the high side switch (103) is off and the low side switch (104) is on, although no energy is transferred from input source, the inductor continues to keep the amount of the current it was flowing through. By omitting the parasitics of the high side and low side switches (103, 104), the inductor (108) and the capacitor (109); the voltage across the load (110) would be equivalent to
VLOAD=DVIN (1)
where the duty cycle D is defined as
In order to make the load voltage accurately constant, it is compared with a precise voltage reference connected to node (101) and duty cycle (105) is adjusted by a pulse width modulating (PWM) system (102). The details of such operation are is explained in many textbooks, articles, and other education materials. The important fact from this invention's point of view is that, even if the duty cycle is not controlled by such a feedback loop system but stays constant, the voltage across the inductor (108) and the switch (107) must remain approximately constant. In other words,
VL=(D−1)VIN (3)
Looking at equation (1), it is apparent that the output voltage can adjusted by varying D. If D is dynamically adjusted, any disturbance in the input voltage can be compensated for. This is a traditional way of how a switching regulator is made. However, if D is kept constant and the input voltage is dynamically adjusted, similar control can be exerted over the output voltage. Since controlling the duty cycle without loosing stability of the loop is complicated and involved with special signals, such as a sawtooth waveform, therefore analysis and design and the number of components to be used becomes undesired, and regulation from the input voltage would have advantages.
Adjusting the input voltage can be done by using a linear regulator illustrated in
When the ratio of the voltage at the output and input gets smaller, the efficiency of a linear regulator becomes poor. This is simply because the dissipated power on the pass transistor is not useful. Other than efficiency, linear regulators are far better than their switching counterparts, in terms of electrical properties and design ease. It would be obvious to the one skilled in art that if the voltage across the pass transistor is kept small, then the downside of this type of regulator may be eliminated.
Referring to
In
In
The embodiment shown in
In
One of the advantages of this invention is to be able to switch the switching regulator switches faster. This is because they are not part of the main loop so that there is no unwanted latency. The higher switching frequency leads to smaller inductors. Even then, this may not help to build fully integrated regulators unless switching frequency is at gigaHz levels. An alternative might be a switched capacitor (or charge redistribution) type of step-down converters.
A simplified switched capacitor step-down converter is illustrated in
Number | Name | Date | Kind |
---|---|---|---|
4292581 | Tan | Sep 1981 | A |
5309082 | Payne | May 1994 | A |
5592072 | Brown | Jan 1997 | A |
5677558 | McGlinchey | Oct 1997 | A |
5705919 | Wilcox | Jan 1998 | A |
5773966 | Steigerwald | Jun 1998 | A |
6150798 | Ferry et al. | Nov 2000 | A |
6452368 | Basso et al. | Sep 2002 | B1 |
6459246 | Roo | Oct 2002 | B1 |
6489756 | Kanouda et al. | Dec 2002 | B2 |
6809504 | Tang | Oct 2004 | B2 |
6960907 | Poss | Nov 2005 | B2 |
6984969 | Liu | Jan 2006 | B1 |
7084612 | Zinn | Aug 2006 | B2 |
7132820 | Walters | Nov 2006 | B2 |
7230408 | Vinn | Jun 2007 | B1 |
7378827 | Stoichita | May 2008 | B2 |
7602167 | Trafton et al. | Oct 2009 | B2 |
7970063 | Schulte | Jun 2011 | B2 |
8008960 | Arduini | Aug 2011 | B2 |
20080191557 | Maireanu et al. | Aug 2008 | A1 |
20090295344 | Qu | Dec 2009 | A1 |
20120169304 | Isik | Jul 2012 | A1 |
20120223685 | Tsai et al. | Sep 2012 | A1 |
20130147277 | Popescu-Stanesti et al. | Jun 2013 | A1 |
Entry |
---|
Isik, T., James, R., title: “Power Reduction Techniques in Mixed Signal Integrated Circuits: Practical Approaches”, TechOnLine, Mar. 16, 2009. |
Hanh-Phuc, Le , title: “Single Inductor Switching DC-DC Converter With Five Outputs and Ordered Power—Distributive Control”, IEEE JSSC, vol. 42, No. 12, Dec. 2007. |
Number | Date | Country | |
---|---|---|---|
20120169304 A1 | Jul 2012 | US |