Hot carrier injection compensation

Information

  • Patent Grant
  • 9419565
  • Patent Number
    9,419,565
  • Date Filed
    Tuesday, April 1, 2014
    11 years ago
  • Date Issued
    Tuesday, August 16, 2016
    8 years ago
Abstract
Methods and devices are described for compensating an effect of aging due to, for example, hot carrier injection, or other device degradation mechanisms affecting a current flow, in an RF amplifier. In one case a replica circuit is used to sense the aging of the RF amplifier and adjust a biasing of the RF amplifier accordingly.
Description
CROSS REFERENCE TO RELATED APPLICATIONS

The present application may be related to U.S. Pat. No. 6,804,502, issued on Oct. 12, 2004 and entitled “Switch Circuit and Method of Switching Radio Frequency Signals”, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. Pat. No. 7,910,993, issued on Mar. 22, 2011 and entitled “Method and Apparatus for use in Improving Linearity of MOSFET's using an Accumulated Charge Sink”, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. patent application Ser. No. 13/797,779 entitled “Scalable Periphery Tunable Matching Power Amplifier”, filed on Mar. 12, 2013, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to International Application No. PCT/US2009/001358, entitled “Method and Apparatus for use in digitally tuning a capacitor in an integrated circuit device”, filed on Mar. 2, 2009, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. patent application Ser. No. 13/595,893, entitled “Methods and Apparatuses for Use in Tuning Reactance in a Circuit Device”, filed on Aug. 27, 2012, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. patent application Ser. No. 14/042,312, filed on Sep. 30, 2013, entitled “Methods and Devices for Impedance Matching in Power Amplifier Circuits”, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. Pat. No. 7,248,120, issued on Jul. 24, 2007, entitled “Stacked Transistor Method and Apparatus”, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. patent application Ser. No. 13/828,121, filed on Mar. 14, 2013, entitled “Systems and Methods for Optimizing Amplifier Operations”, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. patent application Ser. No. 13/967,866 entitled “Tunable Impedance Matching Network”, filed on Aug. 15, 2013, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. patent application Ser. No. 13/797,686 entitled “Variable Impedance Match and Variable Harmonic Terminations for Different Modes and Frequency Bands”, filed on Mar. 12, 2013, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. patent application Ser. No. 14/042,331 entitled “Methods and Devices for Thermal Control in Power Amplifier Circuits”, filed on Sep. 30, 2013, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. patent application Ser. No. 13/829,946 entitled “Amplifier Dynamic Bias Adjustment for Envelope Tracking, filed on Mar. 14, 2013, the disclosure of which is incorporated herein by reference in its entirety. The present application may also be related to U.S. patent application Ser. No. 13/830,555 entitled “Control Systems and Methods for Power Amplifiers Operating in Envelope Tracking Mode”, filed on Mar. 14, 2013, the disclosure of which is incorporated herein in its entirety.


BACKGROUND

1. Field


The present teachings relate to RF (radio frequency) circuits. More particularly, the present teachings relate to methods and apparatuses for reducing impact of hot carrier injection in transistors of an RF amplifier when the transistors are subjected to high stress.


2. Description of Related Art


Radio frequency (RF) amplifiers are a main component of an RF device, such as cell phone, and can define a performance of the RF device in terms of power output and linearity of a transmitted RF signal. In order to keep an RF amplifier performance optimal, as measured for example by some characteristics of the transmitted RF signal, such as linearity, harmonic composition and efficiency, careful design of a corresponding biasing circuitry is necessary. A biasing circuitry however operates on a known input/output characteristic of the RF amplifier at the time of assembly (e.g. production testing) and does not take into account variations due to aging of the various elementary components (e.g. transistors) of the RF amplifier. The teachings according to the present disclosure provide a solution to the drift in biasing of an RF amplifier due to aging of its constituent transistors.


SUMMARY

According to a first aspect of the present disclosure, a radio frequency (RF) amplifier arrangement is presented, the RF amplifier arrangement comprising: a first transistor stack configured, during operation, to amplify an RF signal at an input gate of the first transistor stack and provide an amplified version of the RF signal at an output terminal of the first transistor stack; a second transistor stack configured, during operation, to amplify the RF signal at an input gate of the second transistor stack and provide an amplified version of the RF signal at an output terminal of the second transistor stack; a first switch operatively connected between the output terminal of the first transistor stack and the output terminal of the second transistor stack, the first switch being configured, during operation, to provide a short or an open between the output terminals of the first and second transistor stacks; a second switch operatively connected between the output terminal of the second transistor stack and a first terminal of a resistor, the second switch being configured, during operation, to provide a short or an open between the output terminal of the second transistor stack and the first terminal of the resistor, and a bias control module operatively connected to the first terminal of the resistor via an input sense terminal of the bias control module and operatively connected to the input gate of the first transistor stack and the input gate of the second transistor stack via an output terminal of the bias control module.


According to second aspect of the present disclosure, a radio frequency (RF) amplifier arrangement is presented, the RF amplifier arrangement comprising: a first transistor stack; a second transistor stack, the second transistor stack being a reduced-size replica of the first transistor stack, and a bias control module configured, during operation, to provide a bias voltage in correspondence of a first-stack bias current and a second-stack bias current of the first and second transistor stacks.


According to a third aspect of the present disclosure, a method for compensating drift of a bias current in a radio frequency amplifier is presented, the method comprising: providing a first transistor stack; providing a second transistor stack, the second transistor stack being a reduced-size replica of the first transistor stack; providing a bias voltage to the first and the second transistor stacks in correspondence of a desired first-stack bias current and a desired second-stack bias current of the first and second transistor stacks; coupling the first and second transistor stacks in parallel to provide an amplified RF signal from a common input RF signal; measuring a drift in current of the second-stack bias current; based on the measuring, adjusting the bias voltage to the first and the second transistor stacks, and based on the adjusting, compensating the drift in current of the first-stack and the second-stack bias currents.





BRIEF DESCRIPTION OF DRAWINGS

The accompanying drawings, which are incorporated into and constitute a part of this specification, illustrate one or more embodiments of the present disclosure and, together with the description of example embodiments, serve to explain the principles and implementations of the disclosure.



FIG. 1 shows an embodiment according to the present disclosure of a radio frequency (RF) amplifier arrangement which can monitor impact of hot carrier injection on constituent transistors and accordingly adjust a biasing of the amplifier arrangement. FIG. 1 shows the amplifier arrangement in a “normal mode” of operation.



FIG. 2 shows the amplifier arrangement of FIG. 1 in a “sense mode” of operation.



FIG. 3 shows the amplifier arrangement of FIG. 2 wherein an additional switch can be used to modify a biasing of a first transistor stack of the RF amplifier arrangement.



FIG. 4 shows a relationship between a main stacked transistors arrangement and a replica stacked transistors arrangement of the RF amplifier arrangement of FIGS. 1 and 2, where the main stacked transistors arrangement is used for amplification in the “normal mode” of operation, and the replica stacked transistors arrangement is used for the sensing in the “sense mode” of operation.



FIG. 5 shows an exemplary embodiment of a switch with stacked transistors.





Like reference numbers and designations in the various drawings indicate like elements.


DETAILED DESCRIPTION

Throughout this description, embodiments and variations are described for the purpose of illustrating uses and implementations of the inventive concept. The illustrative description should be understood as presenting examples of the inventive concept, rather than as limiting the scope of the concept as disclosed herein.


As used in the present disclosure, the terms “switch ON” and “activate” may be used interchangeably and can refer to making a particular circuit element electronically operational. As used in the present disclosure, the terms “switch OFF” and “deactivate” may be used interchangeably and can refer to making a particular circuit element electronically non-operational. As used in the present disclosure, the terms “amplifier” and “power amplifier” may be used interchangeably and can refer to a device that is configured to amplify a signal input to the device to produce an output signal of greater magnitude than the magnitude of the input signal.


The present disclosure describes electrical circuits in electronics devices (e.g., cell phones, radios) having a plurality of devices, such as for example, transistors (e.g., MOSFETs). Persons skilled in the art will appreciate that such electrical circuits comprising transistors can be arranged as amplifiers. As described in a previous disclosure (U.S. patent application Ser. No. 13/797,779), a plurality of such amplifiers can be arranged in a so-called “scalable periphery” (SP) architecture of amplifiers where a total number (e.g., 64) of amplifier segments are provided. Depending on the specific requirements of an application, the number of active devices (e.g., 64, 32, etc.), or a portion of the total number of amplifiers (e.g. 1/64, 2/64, 40% of 64, etc.), can be changed for each application. For example, in some instances, the electronic device may desire to output a certain amount of power, which in turn, may require 32 of 64 SP amplifier segments to be used. In yet another application of the electronic device, a lower amount of output power may be desired, in which case, for example, only 16 of 64 SP amplifier segments are used. According to some embodiments, the number of amplifier segments used can be inferred by a nominal desired output power as a function of the maximum output power (e.g. when all the segments are activated). For example, if 30% of the maximum output power is desired, then a portion of the total amplifier segments corresponding to 30% of the total number of segments can be enabled. The scalable periphery amplifier devices can be connected to corresponding impedance matching circuits. The number of amplifier segments of the scalable periphery amplifier device that are turned on or turned off at a given moment can be according to a modulation applied to an input RF signal, a desired output power, a desired linearity requirement of the amplifier or any number of other requirements.


The term “amplifier” as used in the present disclosure is intended to refer to amplifiers comprising single (e.g. stack height of one) or stacked transistors (e.g. stack height greater than one) configured as amplifiers, and can be used interchangeably with the terms “power amplifier (PA)” and “RF amplifier”. Such terms can refer to a device that is configured to amplify an RF signal input to the device to produce an output RF signal of greater magnitude than the magnitude of the input RF signal. Stacked transistor amplifiers are described for example in U.S. Pat. No. 7,248,120, issued on Jul. 24, 2007, entitled “Stacked Transistor Method and Apparatus”, the disclosure of which is incorporated herein by reference in its entirety. Such amplifier and power amplifiers can be applicable to amplifiers and power amplifiers of any stages (e.g., pre-driver, driver, final), known to those skilled in the art.


As used in the present disclosure, the term “mode” can refer to a wireless standard and its attendant modulation and coding scheme or schemes. As different modes may require different modulation schemes, these may affect required channel bandwidth as well as affect the peak-to-average-ratio (PAR), also referred to as peak-to-average-power-ratio (PAPR), as well as other parameters known to the skilled person. Examples of wireless standards include Global System for Mobile Communications (GSM), code division multiple access (CDMA), Worldwide Interoperability for Microwave Access (WiMAX), Long Term Evolution (LTE), as well as other wireless standards identifiable to a person skilled in the art. Examples of modulation and coding schemes include binary phase-shift keying (BPSK), quadrature phase-shift keying (QPSK), quadrature amplitude modulation (QAM), 8-QAM, 64-QAM, as well as other modulation and coding schemes identifiable to a person skilled in the art.


As used in the present disclosure, the term “band” can refer to a frequency range. More in particular, the term “band” as used herein refers to a frequency range that can be defined by a wireless standard such as, but not limited to, wideband code division multiple access (WCDMA) and long term evolution (LTE).


As used in the present disclosure, the term “channel” can refer to a frequency range. More in particular, the term “channel” as used herein refers to a frequency range within a band. As such, a band can comprise several channels used to transmit/receive a same wireless standard.


In a transistor (e.g. field effect transistor (FET)) under high stress (e.g. large signal swing across its drain-source terminals), charge carriers can become excited (e.g. gain kinetic energy) such that their energy exceeds the conduction band. Such high energy carriers, referred to as “hot carriers”, can escape a D-S (e.g. drain-source) conduction band of a FET and enter the gate dielectric (e.g. oxide) where they can become trapped. Such irreversible effect, referred to as hot carrier injection (HCI) and which is well known to the person skilled in the art, may result in a different bias current of the FET than previously exhibited for a same gate bias voltage (e.g. a fixed voltage). In the case where such transistor is used in an amplification stage of an RF amplifier, such change in bias current can affect performance of the RF amplifier, such as measured, for example, by output linearity (e.g. adjacent power leakage ratio (ACLR)) and efficiency (e.g. power added efficiency (PAE)) of the RF amplifier. More information about biasing an RF amplifier and corresponding impact on performance of the amplifier can be found, for example, in the referenced U.S. patent application Ser. No. 13/829,946, which is incorporated herein by reference in its entirety.


It follows that according to an embodiment of the present disclosure, means of compensating such HCI effect in an RF amplifier are provided, such as to provide, in spite of the affecting HCI, a constant biasing (current) to the RF amplifier.



FIG. 1 shows an embodiment according to the present disclosure of an RF amplifier arrangement (100) that can deliver a constant bias current in spite of HCI, or other device degradation mechanisms susceptible to affect a bias current of the device. The arrangement shown in FIG. 1 comprises a first stack (190) of FETs (110, 140, etc.) and a second stack (195) of FETs (115, 145, etc.). The arrangement of FIG. 1 further comprises a first switch (180), a second switch (185), and a bias control module (150). In the embodiment of FIG. 1, power is supplied to the first stack (190) from a voltage supply VDD through an inductor (165). Depending on the state of the first switch (180) and the second switch (185), power can be supplied to the second stack from VDD either through the inductor (165) or a resistor (160). Although the stacks (190, 195) are shown each comprising more than one transistor (FET), such stack height is purely exemplary as teachings according to the present disclosure equally apply to stacks comprising a single transistor each. However, the person skilled in the art will appreciate some of the benefits provided by higher stack heights, such as a power handling capability greater than a power handling capability of a single transistor stack, because a voltage present across a single transistor may be sufficiently high to damage the one transistor, as opposed to dividing the voltage across the multiple transistors of a higher height stack. More information about stacked transistors of height greater than one can be found, for example, in U.S. Pat. No. 7,248,120, issued on Jul. 24, 2007, entitled “Stacked Transistor Method and Apparatus”, which is incorporated herein by reference in its entirety. Although not shown in FIG. 1, gate capacitors can be added to the gates of the cascode devices (e.g. FETs above 140 and 145) of the stack, such as to allow gate voltages (voltage across the respective gate capacitor) of the cascode devices (e.g. FETs), respectively, to float, that is let the gate voltages vary along with the RF signal at the drain of the corresponding FETs (e.g. 110, 115), which consequently allow control (e.g. evenly distribute) of the voltage drop across the cascode devices for a more efficient operation of the transistor stacks. See for example, the referenced U.S. Pat. No. 7,248,120, which is incorporated herein by reference in its entirety, for more information.


As depicted in FIG. 1, during a first mode of operation (“normal mode”), a switch control signal u (not shown) can control the first switch (180) to close. At the same time, a switch control signal ū that is the complement of the switch control signal ū can control the second switch (185) to open. During the normal mode of operation depicted in FIG. 1, power is supplied to both stacks (190, 195) through the inductor (165). An RF input signal that is applied to an input terminal (101) of the amplifier arrangement (100) can be amplified to produce an RF output signal that is an amplified version of the RF input signal, at an output terminal (199) of the arrangement (100). Biasing of the input transistors (140, 145) of the amplifier arrangement (100) is provided by the bias control module (150) which gets its main input power from the VDD supply at its power input terminal (152). A resistor (160) connected on one side to the power supply VDD, is connected to an input sense terminal (154) of the bias control module (150), latter module being configured to measure a voltage at the input sense terminal (154). During the first mode (e.g. normal mode) of operation of the RF amplifier (100) of FIG. 1, switch (185) is open and therefore no current through resistor (160) flows to transistors stack (195). As such, during the first mode, only a very small current Inormal may flow through the resistor (160) into the input sense terminal (154), creating a voltage Vsample at node (155) which connects to the input (154) of the bias control module (150). Thus the voltage Vsample at a sample node (155) during operation in the normal mode is provided by the expression:

Vsample|N=VDD−R*Inormal  (1)


It should be noted that since the current Inormal can be very small, the second term of the expression (1) can be negligible and practically discarded in some cases and depending on the input stage design of a sensing circuit of the bias control module (150) which senses (e.g. measures) the voltage at the sensing terminal (154). In turn, the bias control module (150) uses the voltage Vsample at its input sensing terminal (154) to generate an appropriate bias voltage for input transistors (140, 145) which is then provided, through a common input transistors gate node (102), to the gates of transistors (140, 145) of the amplifier arrangement. In the embodiment according to the present disclosure and as depicted by FIG. 1, control of the current through the transistor stacks (190, 195) can be performed by the voltage applied to the gates of input stack transistors (140, 145), such as provided by the bias control module (150).


It should be noted that in the exemplary case of the embodiment of FIG. 1, biasing of the higher transistors (110, 115, etc.) in the stacks (190, 195) is provided by a fixed bias voltage, Vbias, applied to a common gate terminal (105) of the transistors, in combination with supplied power supply VDD. Although not shown in FIG. 1, transistors at different levels (e.g. height) of the stacks (190, 195) can be provided with a different fixed bias voltage, such as, for example, a third transistor of stack (190) and a third transistor of stack (195) are provided a same third bias voltage, and a fourth transistor of stack (190) and a fourth transistor of stack (195) are provided a same fourth bias voltage different from the third bias voltage. According to other embodiments, the various transistors in the stacks (190, 195) can also be provided with varying bias voltages, such as described, for example, in the referenced U.S. patent application Ser. No. 13/829,946, which is incorporated herein by reference in its entirety.


During a second mode of operation (“sense mode”) of the RF amplifier arrangement (100) as depicted in FIG. 2, the switch control signal u can be inverted (resulting also in inversion of the switch control signal ū) compared to its status during the normal mode (e.g. FIG. 1), such that the first switch (180) is open. Also, the switch control signal ū can control the second switch (185) to close. During operation in the sense mode, power is supplied to the first stack (190) through the inductor (165), and power is supplied to the second stack (195) through the resistor (160) of resistance value R. It should be noted that when operating in the sense mode (e.g. second mode), there no longer exists a connection between the drain terminals of the transistors (110, 115) of the amplifier arrangement (100). As a result, during operation in the sense mode, an RF signal at the drain of the output transistor (110) of the stack (190) is not present at the input to the bias control module (150).


As a result of power to the second stack (195) being provided via resistor (160) when the RF amplifier arrangement (100) operates in the sense mode, a second stack (195) bias current Ibias flows through the resistor 160. This bias current, which is in addition to the first mode current Inormal, results in a voltage drop across the resistor (160), such that the voltage Vsample at the sample node (155) during operation in the sense mode can be determined according to the expression:

Vsample|S=VDD−(Inormal+Ibias)*R=Vsample|N−Ibias*R  (2)


If the second stack (195) bias current Ibias changes due, for example, to HCI, the voltage Vsample|S will also change in a predictable manner according to expression (2). Therefore, when operating in the sense mode, the bias control module (150) can adjust the bias voltage applied at the common input transistors gate node (102) in a manner that restores the second stack bias current Ibias to an original value (determined by comparing, during operation in the sense mode, Vsample at the input sense terminal (154) of the bias control module (150) to an original reference value of Vsample) in order to offset effects of HCI. Once an adjusted bias voltage is established, this (adjusted) bias voltage can be used during the normal mode of operation of the amplifier arrangement (100), providing a desired bias current to the amplifier arrangement. The reference voltage value to which a current Vsample|S is compared during the sense mode can be stored within the bias control module (150) and/or provided to the bias control module (connection not shown).


Since during the normal mode of operation of the amplifier arrangement (100) transistor devices in both stacks (190, 195) are subjected to a same stress (e.g. RF output amplitude), it is reasonable to expect that HCI can affect both set of transistors equally, if both sets comprise same type of transistors (e.g. manufactured using a same technology). Therefore, adjusting the bias voltage at node (102) via monitoring of the voltage Vsample|S during the sense mode (e.g. at node (155) and as provided to terminal (154)) as per the previous paragraph can equally offset effects of HCI, or other device (e.g. transistor) degradation mechanisms affecting a bias current through the device, in both first stack (190) and second stack (195). It follows that according to further embodiments of the present disclosure, transistors (115, . . . , 145) and (110, . . . , 140) are monolithically integrated and fabricated on a same die using a same technology. Some manufacturing examples and related technologies for fabricating such stacked transistors are described, for example, in the referenced U.S. Pat. No. 7,248,120, which is incorporated herein by reference in its entirety.


As known by the person skilled in the art, methods for increasing an output power capability of an amplifier integrated circuit (IC) comprise increasing the size (e.g. number) of its constituents (e.g. transistors) by creating, for example, a sea of transistors which are connected in a way to increase current capability of the amplifier. For example, the stacked transistor arrangement (190) can comprise a large number of “segments” combined in a parallel fashion for an increased output power capability (e.g. current), each segment being composed of a stacked arrangement of single transistor devices as depicted in FIG. 4. The stacked arrangement (190) depicted in FIG. 4, comprises a plurality of unit segments (195) arranged in a cascaded configuration (e.g. parallel), where each unit segment (195) comprises a stacked arrangement of transistors (115, . . . , 145), where each transistor (115, . . . , 145) can be a single transistor device. The parallel combination of single segments (195) (e.g. increasing the size) provides for an increased power capability of the stacked arrangement (190), as a current flowing through the arrangement (190) can be the sum of individual currents flowing through each segment. As the unit segments (195) are monolithically integrated, it is reasonable to expect that current flowing through each unit segment is substantially the same for a given biasing of the stacked arrangement (190), as each unit segment has a same set of electrical characteristics by virtue of monolithic integration. It should be noted that the stacked arrangement (190) of FIG. 4 can comprise 100 to 1000 or more unit segments (195), as dictated, for example, by a desired output power rating of the stacked arrangement (190). Electrically, one can consider the unit segment (195) as a reduced size (e.g. scaled down) replica of the stacked segment (190), with a scaled down (e.g. proportional to relative size) bias current (e.g. for a given biasing) and power consumption when compared to the stacked segment (190).


Furthermore, by virtue of their same biasing and common output (e.g. drain of FETs 115), all unit segments (195) of the stacked arrangement (190) and their constituent FETs (115, . . . 145) are equally stressed during operation of the stacked arrangement (190) and therefore are subject to a same level of HCI, or other related device degradation mechanism.


It follows that according to a further embodiment of the present disclosure, the second stack (195) of FETs of FIGS. 1 and 2 can be the unit segment (195) used in the first stack (190) of FETs as depicted by FIG. 4. This embodiment according to the present disclosure allows monitoring HCI, or other device degradation mechanism, on a sample constituent of the first stack while consuming a reduced power (e.g. from battery of a cellular phone). Using a single unit segment during the sense mode can be beneficial as it allows using a reduced amount of power (e.g. from battery via resistor (160)). For example, the sense mode can be performed during a time of no transmission (e.g. of an RF device which uses the RF amplifier arrangement of FIGS. 1 and 2), and therefore can maintain a low power consumption during operation in the sense mode. Furthermore, and according to an embodiment of the present disclosure, while operating in the sense mode during a time of no transmission (e.g. no RF signal being transmitted), drain current through the first stack (190) can be further reduced by providing a different bias voltage to the stack transistors other than the input transistor (140) (e.g. cascode devices). This can be done by providing, for example, an additional switch which decouples higher stack transistors (110, . . . ) of the first stack (190) from the common Vbias voltage provided at node (105), as depicted in the amplifier arrangement (300) of FIG. 3. In the embodiment according to the present disclosure and depicted in FIG. 3, the switch (380) can be used to select either the Vbias voltage (e.g. common to the second transistor stack, during for example a normal mode of operation of the amplifier arrangement) provided at terminal (105) or a second bias voltage (Vb2) provided at terminal (305) of the arrangement (300). The second bias voltage (Vb2) can be selected such as to reduce the drain current through the transistor stack (190) while, for example, operating the amplifier arrangement in the sense mode. The person skilled in the art can find other methods to reduce drain current in the first stack during a time of no transmission.


Alternatively, and according to further embodiments of the present disclosure, operation in the sense mode can also be performed during a transmission with minimal impact on the transmitted signal. As a contribution to an amplified RFout signal at terminal (199) of the amplifier arrangement (100) by the single unit segment (195) is negligible (e.g. size of about 1/100th or less of 190), removing the second stack (195) from the amplification stage (e.g. via switch 180 during the sense mode) can have a reduced effect on the amplifier RFout signal. Furthermore and as previously mentioned, by virtue of the switch (180), the biasing control module (150) remains immune from an effect of an RF signal at the drain terminal of transistor (110) of the stack (190) during the sense mode, and therefore consistent HCI measurement per the provided methods in the previous paragraphs can be made during an RF transmission (e.g. amplification) of the arrangement (100). Finally, as an RF transmission can include bursts of RF transmission with transmission interruption in-between the bursts, a signal-aware controller (e.g. a transceiver) can control operation of the amplifier arrangement (100) such as to perform HCI compensation via the sense mode operation during either the transmission bursts or the no transmission periods (e.g. transmission interruption in-between the bursts).


As previously mentioned, the various exemplary embodiments of the present disclosure are not limited to stacked arrangement of FETs (190, 195) comprising more than one FET transistors, as amplifier arrangements (100) comprising stacked arrangement (190, 195) of a single FET height can also benefit from the teachings of the present disclosure. According to an exemplary embodiment of the present disclosure, stacks (190) and (195) each include a single transistor, with a size ratio of about 1/100th to 1/1000th or more, to which the bias control module (150) provides an adjustable biasing voltage to counter the effects of HCI, or other device (e.g. transistor) degradation mechanisms affecting a bias current through the device, over the single transistor of the stacks.


In the various embodiments according to the present disclosure as depicted in FIGS. 1 and 2, the various switches (180, 185) can be controlled via a controller unit aware of the operation of the amplifier arrangement (100). According to further embodiments of the present disclosure, such controller unit can also be aware of an RF signal to be amplified via the amplifier arrangement (100), such as to allow control of the switches during various phases of the RF signal (e.g. no transmission, transmission). As previously mentioned, such controller unit can be a transceiver unit used in data/voice communication systems as known to the skilled person.


According to a further embodiment of the present disclosure, the amplifier arrangement (100) depicted in FIGS. 1 and 2 can be monolithically integrated in its entirety within a same integrated circuit. According to further embodiments of the present disclosure, partial monolithic integration of the amplifier arrangement (100) can also be performed, such as, for example, leave out capacitors (170, 175). The skilled person will find other combination components from FIGS. 1-2 for monolithic integration and as better suited for a targeted integration.


By way of further example and not limitation, any switch or switching circuitry of the present disclosure, such as switches (180, 185) of FIGS. 1 and 2 can be implemented using transistors, stacked transistors (FETs), diodes, or any other devices or techniques known to or which can be envisioned by a person skilled in the art. In particular, such switching circuitry can be constructed using CMOS technology and various architectures known to the skilled person, such as, for example, architecture presented in U.S. Pat. No. 7,910,993, issued on Mar. 22, 2011 and entitled “Method and Apparatus for use in Improving Linearity of MOSFET's using an Accumulated Charge Sink”, and in U.S. Pat. No. 6,804,502, issued on Oct. 12, 2004 and entitled “Switch Circuit and Method of Switching Radio Frequency Signals”, both incorporated herein by reference in their entirety. FIG. 5 shows an exemplary embodiment of a single-pole single-throw switch with stacked transistors (T1, . . . , Tn), which the skilled person can use as an elementary component of the various switches used in the various embodiments according to the present disclosure.


Although the stacked transistor arrangements (190, 195) are shown as comprising a plurality of stacked FET transistors (e.g. MOSFETs), a person skilled in the art would recognize that either P-type or N-type MOSFETs may be used. The person skilled in the art would also recognize that other types of transistors such as, for example, bipolar junction transistors (BJTs) can be used instead or in combination with the N-type or P-type MOSFETs. Furthermore, a person skilled in the art will also appreciate the advantage of stacking more than two transistors, such as three, four, five or more, provide on the voltage handling performance of the switch. This can for example be achieved when using non bulk-Silicon technology, such as insulated Silicon on Sapphire (SOS) technology and silicon on insulated (SOI) technology. In general, the various switches used in the various embodiments of the present disclosure can be constructed using CMOS, silicon germanium (SiGe), gallium arsenide (GaAs), gallium nitride (GaN), bipolar transistors, or any other viable semiconductor technology and architecture known, including micro-electro-mechanical (MEM) systems. Additionally, different device sizes and types can be used within a stacked transistor switch such as to accommodate various current handling capabilities of the switch.


The examples set forth above are provided to give those of ordinary skill in the art a complete disclosure and description of how to make and use the embodiments of the present disclosure, and are not intended to limit the scope of what the inventors regard as their disclosure. Modifications of the above described modes for carrying out the disclosure may be used by persons of skill in the art, and are intended to be within the scope of the following claims. All patents and publications mentioned in the specification may be indicative of the levels of skill of those skilled in the art to which the disclosure pertains. All references cited in this disclosure are incorporated by reference to the same extent as if each reference had been incorporated by reference in its entirety individually.


It is to be understood that the disclosure is not limited to particular methods or systems, which can, of course, vary. It is also to be understood that the terminology used herein is for the purpose of describing particular embodiments only, and is not intended to be limiting. As used in this specification and the appended claims, the singular forms “a”, “an”, and “the” include plural referents unless the content clearly dictates otherwise. The term “plurality” includes two or more referents unless the content clearly dictates otherwise. Unless defined otherwise, all technical and scientific terms used herein have the same meaning as commonly understood by one of ordinary skill in the art to which the disclosure pertains.


A number of embodiments of the disclosure have been described. Nevertheless, it will be understood that various modifications may be made without departing from the spirit and scope of the present disclosure. Accordingly, other embodiments are within the scope of the following claims.

Claims
  • 1. A radio frequency (RF) amplifier arrangement comprising: a first transistor stack configured, during operation, to amplify an RF signal at an input gate of the first transistor stack and provide an amplified version of the RF signal at an output terminal of the first transistor stack;a second transistor stack configured, during operation, to amplify the RF signal at an input gate of the second transistor stack and provide an amplified version of the RF signal at an output terminal of the second transistor stack;a first switch operatively connected between the output terminal of the first transistor stack and the output terminal of the second transistor stack, the first switch being configured, during operation, to provide a short or an open between the output terminals of the first and second transistor stacks;a second switch operatively connected between the output terminal of the second transistor stack and a first terminal of a resistor, the second switch being configured, during operation, to provide a short or an open between the output terminal of the second transistor stack and the first terminal of the resistor, anda bias control module operatively connected to the first terminal of the resistor via an input sense terminal of the bias control module and operatively connected to the input gate of the first transistor stack and the input gate of the second transistor stack via an output terminal of the bias control module.
  • 2. The RF amplifier arrangement of claim 1, wherein during operation, the RF amplifier arrangement is configured to operate in one of at least two selectable modes of operation, comprising: a) a normal mode and b) a sense mode, wherein:during the sense mode of operation, the first switch is open and the second switch is closed, and the bias control module is configured to compare a voltage at its input sense terminal in correspondence of a current flow through the resistor and the second transistor stack to a reference voltage in correspondence of a desired second-stack current flow through the resistor and the second transistor stack, and generate an adjusted bias voltage at its output terminal such as to obtain the desired second-stack current flow through the resistor and second transistor stack, andduring the normal mode of operation, the first switch is closed and the second switch is open, and the bias control module is configured to provide the adjusted bias voltage to the first transistor stack and the second transistor stack, wherein the adjusted bias voltage is adapted to generate a desired first-stack current flow through the first transistor stack and the desired second-stack current flow through the second transistor stack.
  • 3. The RF amplifier arrangement of claim 1, wherein the first and the second transistor stacks comprise field effect transistors (FETs).
  • 4. The RF amplifier arrangement of claim 1 or claim 2, wherein the first transistor stack and the second transistor stack comprise a same stack height.
  • 5. The RF amplifier arrangement of claim 4, wherein the same stack height is one.
  • 6. The RF amplifier arrangement of claim 4, wherein a ratio of a size of the first transistor stack to a size of the second transistor stack is about 100 or more, such as a current flow and a power consumption of the second transistor stack is about 1/100th or less of a current flow and power consumption of the first transistor stack.
  • 7. The RF amplifier arrangement of claim 6, wherein the second transistor stack is a reduced-size replica of the first transistor stack.
  • 8. The RF amplifier arrangement of claim 7, wherein the first transistor stack and the second transistor stack are monolithically integrated on a same integrated circuit.
  • 9. The RF amplifier arrangement of claim 7, wherein the RF amplifier arrangement is monolithically integrated on a same integrated circuit partially or in its entirety.
  • 10. The RF amplifier arrangement of claim 8 fabricated using a technology comprising one of: a) silicon on sapphire, b) silicon on insulator, and c) bulk-silicon.
  • 11. The RF amplifier arrangement of claim 9 fabricated using a technology comprising one of: a) silicon on sapphire, b) silicon on insulator, and c) bulk-silicon.
  • 12. The RF amplifier arrangement of claim 2, wherein selection of the mode of operation is performed by a signal-aware controller unit according to a presence or an absence of an RF signal at the input gate of the first and the second transistor stacks.
  • 13. The RF amplifier arrangement of claim 12, wherein operation in the sense mode coincides with one of: a) no existence of an RF signal at the input gate of the first and second transistor stacks, and b) existence of an RF signal at the input gate of the first and the second transistor stacks.
  • 14. The RF amplifier arrangement of claim 13, further comprising a switch configured, during operation in the sense mode which coincides with a), to reduce a current flow through the first transistor stack.
  • 15. The RF amplifier arrangement of claim 14, wherein the switch is configured, during operation of the RF amplifier arrangement, to provide one of at least two bias voltages to transistors of the first transistor stack other than an input transistor in correspondence of the input gate of the first transistor stack.
  • 16. A radio frequency (RF) amplifier arrangement comprising: a first transistor stack;a second transistor stack, the second transistor stack being a reduced-size replica of the first transistor stack, anda bias control module configured, during one mode of operation of the RF amplifier arrangement, to provide an adjusted bias voltage in correspondence of a desired first-stack bias current and a desired second-stack bias current of the first and second transistor stacks,wherein the adjusted bias voltage is based on a sampled current of the second transistor stack sampled during a different mode of operation of the RF amplifier arrangement, the different mode of operation being a first mode of operation and the one mode of operation being a second mode of operation of the RF amplifier arrangement.
  • 17. The RF amplifier arrangement of claim 16, wherein, during operation, the RF amplifier arrangement is configured to operate in one of at least the first mode of operation and the second mode of operation, wherein: during the first mode of operation of the RF amplifier arrangement, the bias control module is further configured to measure the second-stack bias current and generate the adjusted bias voltage, wherein the adjusted bias voltage is in correspondence of the desired second-stack bias current, andduring the second mode of operation of the RF amplifier arrangement, the bias control module is configured to provide the adjusted bias voltage to the first and the second transistor stacks, wherein the adjusted bias voltage is in correspondence of the desired first-stack bias current and the desired second-stack bias current.
  • 18. The RF amplifier arrangement of claim 17, further comprising a first switch, wherein, during the first mode of operation, the first switch is configured to decouple an output RF signal of the RF amplifier arrangement from the bias control module.
  • 19. The RF amplifier arrangement of claim 18, wherein an output RF signal of the RF amplifier arrangement is a combined output of the first and the second transistor stacks during the second mode of operation and wherein the output RF signal of the RF amplifier arrangement is an output of the first transistor stack during the first mode of operation.
  • 20. The RF amplifier arrangement of claim 19, wherein the combined output is provided via a second switch, wherein the second switch is configured to provide a short between the output of the first transistor stack and an output of the second transistor stack during the second mode of operation, and to provide an open between the output of the first transistor stack and the output of the second transistor stack during the first mode of operation.
  • 21. The RF amplifier arrangement of claim 20, further comprising a resistor coupled to the bias control module, wherein during operation, the resistor is configured to provide a voltage representative of the second-stack bias current to the bias control module.
  • 22. The RF amplifier arrangement of claim 16 or claim 17, wherein a stack height of the first transistor stack and the second transistor stack is one.
  • 23. A method for compensating drift of a bias current in a radio frequency amplifier, the method comprising: providing a first transistor stack;providing a second transistor stack, the second transistor stack being a reduced-size replica of the first transistor stack;providing a bias voltage to the first and the second transistor stacks in correspondence of a desired first-stack bias current and a desired second-stack bias current of the first and second transistor stacks;coupling the first and second transistor stacks in parallel to provide an amplified RF signal from a common input RF signal;measuring a drift in current of the second-stack bias current;based on the measuring, adjusting the bias voltage to the first and the second transistor stacks, andbased on the adjusting, compensating the drift in current of the first-stack and the second-stack bias currents.
  • 24. The method of claim 23, wherein the measuring further comprises: decoupling an output of the first transistor stack from an output of the second transistor stack;comparing a reference voltage in correspondence of the desired second-stack current to a voltage in correspondence of an actual second-stack current, andbased on the comparing, measuring the drift in current of the second-stack bias current.
  • 25. The method of claim 23, wherein the coupling the first and the second transistor stacks in parallel causes a same stress to transistors of the first and the second transistor stacks.
  • 26. The method of claim 25, wherein the stress causes a hot carrier injection (HCI) effect and wherein the adjusting compensates the HCI effect over the radio frequency amplifier.
  • 27. The method of claim 23, wherein a ratio between a size of the first transistor stack and a size of the second transistor stack is about 100:1 or greater.
US Referenced Citations (527)
Number Name Date Kind
3470443 Berry et al. Sep 1969 A
3646361 Pfiffner Feb 1972 A
3699359 Shelby Oct 1972 A
3731112 Smith May 1973 A
3878450 Greatbatch Apr 1975 A
3942047 Buchanan Mar 1976 A
3943428 Whidden Mar 1976 A
3955353 Astle May 1976 A
3975671 Stoll Aug 1976 A
3988727 Scott Oct 1976 A
4047091 Hutchines et al. Sep 1977 A
4053916 Cricchi et al. Oct 1977 A
4061929 Asano Dec 1977 A
4068295 Portmann Jan 1978 A
4079336 Gross Mar 1978 A
4106086 Holbrook et al. Aug 1978 A
4139826 Pradal Feb 1979 A
4145719 Hand et al. Mar 1979 A
4186436 Ishiwatari Jan 1980 A
4241316 Knapp Dec 1980 A
4244000 Ueda et al. Jan 1981 A
4256977 Hendrickson Mar 1981 A
4316101 Minner Feb 1982 A
4317055 Yoshida et al. Feb 1982 A
4321661 Sano Mar 1982 A
4367421 Baker Jan 1983 A
4390798 Kurafuji Jun 1983 A
4460952 Risinger Jul 1984 A
RE31749 Yamashiro Nov 1984 E
4485433 Topich Nov 1984 A
4621315 Vaughn et al. Nov 1986 A
4633106 Backes et al. Dec 1986 A
4638184 Kimura Jan 1987 A
4679134 Bingham Jul 1987 A
4703196 Arakawa Oct 1987 A
4736169 Weaver et al. Apr 1988 A
4739191 Puar Apr 1988 A
4746960 Valeri et al. May 1988 A
4748485 Vasudev May 1988 A
4752699 Cranford et al. Jun 1988 A
4769784 Doluca et al. Sep 1988 A
4777577 Bingham et al. Oct 1988 A
4809056 Shirato et al. Feb 1989 A
4810911 Noguchi Mar 1989 A
4825145 Tanaka et al. Apr 1989 A
4839787 Kojima et al. Jun 1989 A
4847519 Wahl et al. Jul 1989 A
4849651 Estes, Jr. Jul 1989 A
4890077 Sun Dec 1989 A
4891609 Eilley Jan 1990 A
4893070 Milberger et al. Jan 1990 A
4897774 Bingham et al. Jan 1990 A
4906587 Blake Mar 1990 A
4929855 Ezzeddine May 1990 A
4939485 Eisenberg Jul 1990 A
4984040 Yap Jan 1991 A
4985647 Kawada Jan 1991 A
4999585 Burt et al. Mar 1991 A
5001528 Bahraman Mar 1991 A
5012123 Ayasli et al. Apr 1991 A
5023494 Tsukii et al. Jun 1991 A
5029282 Ito Jul 1991 A
5032799 Milberger et al. Jul 1991 A
5038325 Douglas et al. Aug 1991 A
5041797 Belcher et al. Aug 1991 A
5061907 Rasmussen Oct 1991 A
5061911 Weidman et al. Oct 1991 A
5068626 Takagi et al. Nov 1991 A
5081371 Wong Jan 1992 A
5081706 Kim Jan 1992 A
5095348 Houston Mar 1992 A
5107152 Jain et al. Apr 1992 A
5111375 Marshall May 1992 A
5124762 Childs et al. Jun 1992 A
5125007 Yamaguchi et al. Jun 1992 A
5126590 Chern Jun 1992 A
5138190 Yamazaki et al. Aug 1992 A
5146178 Nojima et al. Sep 1992 A
5148393 Furuyama Sep 1992 A
5157279 Lee Oct 1992 A
5182529 Chern Jan 1993 A
5193198 Yokouchi Mar 1993 A
5208557 Kersh, III May 1993 A
5212456 Kovalcik et al. May 1993 A
5272457 Heckaman et al. Dec 1993 A
5274343 Russell et al. Dec 1993 A
5283457 Matloubian Feb 1994 A
5285367 Keller Feb 1994 A
5306954 Chan et al. Apr 1994 A
5313083 Schindler May 1994 A
5317181 Tyson May 1994 A
5319604 Imondi et al. Jun 1994 A
5345422 Redwine Sep 1994 A
5349306 Apel Sep 1994 A
5350957 Cooper et al. Sep 1994 A
5375256 Yokoyama et al. Dec 1994 A
5375257 Lampen Dec 1994 A
5392186 Alexander et al. Feb 1995 A
5392205 Zavaleta Feb 1995 A
5405795 Beyer et al. Apr 1995 A
5416043 Burgener et al. May 1995 A
5422586 Tedrow et al. Jun 1995 A
5422590 Coffman et al. Jun 1995 A
5442327 Longbrake et al. Aug 1995 A
5446418 Hara et al. Aug 1995 A
5448207 Kohama Sep 1995 A
5455794 Javanifard et al. Oct 1995 A
5465061 Dufour Nov 1995 A
5477184 Uda et al. Dec 1995 A
5488243 Tsuruta et al. Jan 1996 A
5492857 Reedy et al. Feb 1996 A
5493249 Manning Feb 1996 A
5519360 Keeth May 1996 A
5535160 Yamaguchi Jul 1996 A
5548239 Kohama Aug 1996 A
5553021 Kubono et al. Sep 1996 A
5553295 Pantelakis et al. Sep 1996 A
5554892 Norimatsu Sep 1996 A
5559368 Hu et al. Sep 1996 A
5572040 Reedy et al. Nov 1996 A
5576647 Sutardja Nov 1996 A
5578853 Hayashi et al. Nov 1996 A
5581106 Hayashi et al. Dec 1996 A
5589793 Kassapian Dec 1996 A
5594371 Douseki Jan 1997 A
5596205 Reedy et al. Jan 1997 A
5597739 Sumi et al. Jan 1997 A
5600169 Burgener et al. Feb 1997 A
5600588 Kawashima Feb 1997 A
5610533 Arimoto et al. Mar 1997 A
5629655 Dent May 1997 A
5663570 Reedy et al. Sep 1997 A
5670907 Gorecki et al. Sep 1997 A
5672992 Nadd Sep 1997 A
5677649 Martin Oct 1997 A
5681761 Kim Oct 1997 A
5689144 Williams Nov 1997 A
5694308 Cave Dec 1997 A
5698877 Gonzalez Dec 1997 A
5699018 Yamamoto et al. Dec 1997 A
5717356 Kohama Feb 1998 A
5729039 Beyer et al. Mar 1998 A
5731607 Kohama Mar 1998 A
5734291 Tasdighi et al. Mar 1998 A
5748016 Kurosawa May 1998 A
5748053 Kameyama et al. May 1998 A
5753955 Fechner May 1998 A
5757170 Pinney May 1998 A
5760652 Maemura et al. Jun 1998 A
5767549 Chen et al. Jun 1998 A
5774411 Hsieh et al. Jun 1998 A
5774792 Tanaka et al. Jun 1998 A
5777530 Nakatuka Jul 1998 A
5784311 Assaderaghi et al. Jul 1998 A
5784687 Itoh et al. Jul 1998 A
5786617 Merrill et al. Jul 1998 A
5793246 Costello et al. Aug 1998 A
5801577 Tailliet Sep 1998 A
5804858 Hsu et al. Sep 1998 A
5807772 Takemura Sep 1998 A
5808505 Tsukada Sep 1998 A
5812939 Kohama Sep 1998 A
5814899 Okumura et al. Sep 1998 A
5818099 Burghartz Oct 1998 A
5818278 Yamamoto et al. Oct 1998 A
5818283 Tonami et al. Oct 1998 A
5818289 Chevallier et al. Oct 1998 A
5818766 Song Oct 1998 A
5821769 Douseki Oct 1998 A
5821800 Le et al. Oct 1998 A
5825227 Kohama et al. Oct 1998 A
5861336 Reedy et al. Jan 1999 A
5863823 Burgener Jan 1999 A
5864328 Kajimoto Jan 1999 A
5874836 Nowak et al. Feb 1999 A
5874849 Marotta et al. Feb 1999 A
5877978 Morishita et al. Mar 1999 A
5878331 Yamamoto et al. Mar 1999 A
5880620 Gitlin et al. Mar 1999 A
5883396 Reedy et al. Mar 1999 A
5883541 Tahara et al. Mar 1999 A
5889428 Young Mar 1999 A
5892260 Okumura et al. Apr 1999 A
5892382 Ueda et al. Apr 1999 A
5892400 van Saders et al. Apr 1999 A
5895957 Reedy et al. Apr 1999 A
5903178 Miyatsuji et al. May 1999 A
5912560 Pasternak Jun 1999 A
5917362 Kohama Jun 1999 A
5920093 Huang et al. Jul 1999 A
5920233 Denny Jul 1999 A
5926466 Ishida et al. Jul 1999 A
5930605 Mistry et al. Jul 1999 A
5930638 Reedy et al. Jul 1999 A
5945867 Uda et al. Aug 1999 A
5945879 Rodwell et al. Aug 1999 A
5953557 Kawahara Sep 1999 A
5959335 Bryant et al. Sep 1999 A
5969560 Kohama et al. Oct 1999 A
5969571 Swanson Oct 1999 A
5973363 Staab et al. Oct 1999 A
5973382 Burgener et al. Oct 1999 A
5973636 Okubo et al. Oct 1999 A
5986518 Dougherty Nov 1999 A
5990580 Weigand Nov 1999 A
6020778 Shigehara Feb 2000 A
6020781 Fujioka Feb 2000 A
6020848 Wallace et al. Feb 2000 A
6049110 Koh Apr 2000 A
6057555 Reedy et al. May 2000 A
6057723 Yamaji et al. May 2000 A
6061267 Houston May 2000 A
6063686 Masuda et al. May 2000 A
6064253 Faulkner et al. May 2000 A
6064275 Yamauchi May 2000 A
6064872 Vice May 2000 A
6066993 Yamamoto et al. May 2000 A
6081165 Goldman Jun 2000 A
6081443 Morishita et al. Jun 2000 A
6081694 Matsuura et al. Jun 2000 A
6084255 Ueda et al. Jul 2000 A
6087893 Oowaki et al. Jul 2000 A
6094088 Yano Jul 2000 A
6100564 Bryant et al. Aug 2000 A
6104061 Forbes et al. Aug 2000 A
6107885 Miguelez et al. Aug 2000 A
6111778 MacDonald et al. Aug 2000 A
6114923 Mizutani Sep 2000 A
6118343 Winslow Sep 2000 A
6122185 Utsunomiya et al. Sep 2000 A
6130570 Pan et al. Oct 2000 A
6130572 Ghilardelli et al. Oct 2000 A
6133752 Kawagoe Oct 2000 A
6137367 Ezzedine et al. Oct 2000 A
6160292 Flaker et al. Dec 2000 A
6169444 Thurber, Jr. Jan 2001 B1
6172378 Hull et al. Jan 2001 B1
6173235 Maeda Jan 2001 B1
6177826 Mashiko et al. Jan 2001 B1
6188247 Storino et al. Feb 2001 B1
6188590 Chang et al. Feb 2001 B1
6191449 Shino Feb 2001 B1
6191653 Camp, Jr. et al. Feb 2001 B1
6195307 Umezawa et al. Feb 2001 B1
6201761 Wollesen Mar 2001 B1
RE37124 Monk et al. Apr 2001 E
6215360 Callaway, Jr. Apr 2001 B1
6218248 Hwang et al. Apr 2001 B1
6218890 Yamaguchi et al. Apr 2001 B1
6218892 Soumyanath et al. Apr 2001 B1
6222394 Allen et al. Apr 2001 B1
6225866 Kubota et al. May 2001 B1
6239649 Bertin et al. May 2001 B1
6239657 Bauer May 2001 B1
6249027 Burr Jun 2001 B1
6249029 Bryant et al. Jun 2001 B1
6249446 Shearon et al. Jun 2001 B1
6281737 Kuang et al. Aug 2001 B1
6288458 Berndt Sep 2001 B1
6297687 Sugimura Oct 2001 B1
6297696 Abdollahian et al. Oct 2001 B1
6300796 Troutman et al. Oct 2001 B1
6304110 Hirano Oct 2001 B1
6308047 Yamamoto et al. Oct 2001 B1
6310508 Westerman Oct 2001 B1
6316983 Kitamura Nov 2001 B1
6320225 Hargrove et al. Nov 2001 B1
6337594 Hwang Jan 2002 B1
6341087 Kunikiyo Jan 2002 B1
6356536 Repke Mar 2002 B1
6365488 Liao Apr 2002 B1
6380793 Bancal et al. Apr 2002 B1
6380796 Sakai et al. Apr 2002 B2
6380802 Pehike et al. Apr 2002 B1
6387739 Smith May 2002 B1
6392440 Nebel May 2002 B2
6392467 Oowaki et al. May 2002 B1
6396325 Goodell May 2002 B2
6396352 Muza May 2002 B1
6400211 Yokomizo et al. Jun 2002 B1
6407427 Oh Jun 2002 B1
6407614 Takahashi Jun 2002 B1
6411156 Borkar et al. Jun 2002 B1
6411531 Nork et al. Jun 2002 B1
6414353 Maeda et al. Jul 2002 B2
6414863 Bayer et al. Jul 2002 B1
6429487 Kunikiyo Aug 2002 B1
6429632 Forbes et al. Aug 2002 B1
6429723 Hastings Aug 2002 B1
6433587 Assaderaghi et al. Aug 2002 B1
6433589 Lee Aug 2002 B1
6449465 Gailus et al. Sep 2002 B1
6452232 Adan Sep 2002 B1
6461902 Xu et al. Oct 2002 B1
6466082 Krishnan Oct 2002 B1
6469568 Toyoyama et al. Oct 2002 B2
6486511 Nathanson et al. Nov 2002 B1
6486729 Imamiya Nov 2002 B2
6496074 Sowlati Dec 2002 B1
6498058 Bryant et al. Dec 2002 B1
6498370 Kim et al. Dec 2002 B1
6504212 Allen et al. Jan 2003 B1
6504213 Ebina Jan 2003 B1
6509799 Franca-Neto Jan 2003 B1
6512269 Braynt et al. Jan 2003 B1
6518645 Bae et al. Feb 2003 B2
6518829 Butler Feb 2003 B2
6521959 Kim et al. Feb 2003 B2
6537861 Kroell et al. Mar 2003 B1
6559689 Clark May 2003 B1
6563366 Kohama May 2003 B1
6608785 Chuang et al. Aug 2003 B2
6608789 Sullivan et al. Aug 2003 B2
6617933 Ito et al. Sep 2003 B2
6631505 Arai Oct 2003 B2
6632724 Henley et al. Oct 2003 B2
6642578 Arnold et al. Nov 2003 B1
6646305 Assaderaghi et al. Nov 2003 B2
6653697 Hidaka et al. Nov 2003 B2
6670655 Lukes et al. Dec 2003 B2
6677641 Kocon Jan 2004 B2
6677803 Chiba Jan 2004 B1
6684055 Blackaby et al. Jan 2004 B1
6684065 Bult Jan 2004 B2
6693326 Adan Feb 2004 B2
6693498 Sasabata et al. Feb 2004 B1
6698082 Crenshaw et al. Mar 2004 B2
6698498 Crenshaw et al. Mar 2004 B1
6703863 Gion Mar 2004 B2
6704550 Kohama et al. Mar 2004 B1
6711397 Petrov et al. Mar 2004 B1
6714065 Komiya et al. Mar 2004 B2
6717458 Potanin Apr 2004 B1
6762477 Kunikiyo Jul 2004 B2
6774701 Heston et al. Aug 2004 B1
6781805 Urakawa Aug 2004 B1
6788130 Pauletti et al. Sep 2004 B2
6790747 Henley et al. Sep 2004 B2
6801076 Merritt Oct 2004 B1
6803680 Brindle et al. Oct 2004 B2
6804502 Burgener et al. Oct 2004 B2
6816000 Miyamitsu Nov 2004 B2
6816001 Khouri et al. Nov 2004 B2
6816016 Sander et al. Nov 2004 B2
6819938 Sahota Nov 2004 B2
6825730 Sun Nov 2004 B1
6830963 Forbes Dec 2004 B1
6831847 Perry Dec 2004 B2
6833745 Hausman et al. Dec 2004 B2
6836172 Okashita Dec 2004 B2
6870241 Nakatani et al. Mar 2005 B2
6871059 Piro et al. Mar 2005 B1
6879502 Yoshida et al. Apr 2005 B2
6882210 Asano et al. Apr 2005 B2
6891234 Connelly et al. May 2005 B1
6897701 Chen et al. May 2005 B2
6898778 Kawanaka May 2005 B2
6903596 Geller et al. Jun 2005 B2
6908832 Farrens et al. Jun 2005 B2
6917258 Kushitani et al. Jul 2005 B2
6933744 Das et al. Aug 2005 B2
6934520 Rozsypal Aug 2005 B2
6947720 Razavi et al. Sep 2005 B2
6954623 Chang et al. Oct 2005 B2
6969668 Kang et al. Nov 2005 B1
6975271 Adachi et al. Dec 2005 B2
6978122 Kawakyu et al. Dec 2005 B2
6978437 Rittman et al. Dec 2005 B1
7023260 Thorp et al. Apr 2006 B2
7042245 Hidaka May 2006 B2
7045873 Chen et al. May 2006 B2
7056808 Henley et al. Jun 2006 B2
7057472 Fukamachi et al. Jun 2006 B2
7058922 Kawanaka Jun 2006 B2
7068096 Chu Jun 2006 B2
7082293 Rofougaran et al. Jul 2006 B1
7088971 Burgener et al. Aug 2006 B2
7092677 Zhang et al. Aug 2006 B1
7109532 Lee et al. Sep 2006 B1
7123898 Burgener et al. Oct 2006 B2
7129545 Cain Oct 2006 B2
7132873 Hollmer Nov 2006 B2
7138846 Suwa et al. Nov 2006 B2
7161197 Nakatsuka et al. Jan 2007 B2
7173471 Nakatsuka et al. Feb 2007 B2
7199635 Nakatsuka et al. Apr 2007 B2
7202712 Athas Apr 2007 B2
7202734 Raab Apr 2007 B1
7212788 Weber et al. May 2007 B2
7248120 Burgener et al. Jul 2007 B2
7266014 Wu et al. Sep 2007 B2
7269392 Nakajima et al. Sep 2007 B2
7307490 Kizuki Dec 2007 B2
7345342 Challa Mar 2008 B2
7345521 Takahashi et al. Mar 2008 B2
7355455 Hidaka Apr 2008 B2
7359677 Huang et al. Apr 2008 B2
7391282 Nakatsuka et al. Jun 2008 B2
7404157 Tanabe Jul 2008 B2
7405982 Flaker et al. Jul 2008 B1
7432552 Park Oct 2008 B2
7457594 Theobold et al. Nov 2008 B2
7460852 Burgener et al. Dec 2008 B2
7515882 Kelcourse et al. Apr 2009 B2
7546089 Bellantoni Jun 2009 B2
7551036 Berroth et al. Jun 2009 B2
7561853 Miyazawa Jul 2009 B2
7616482 Prall Nov 2009 B2
7659152 Gonzalez et al. Feb 2010 B2
7710189 Toda May 2010 B2
7719343 Burgener et al. May 2010 B2
7733156 Brederlow et al. Jun 2010 B2
7733157 Brederlow et al. Jun 2010 B2
7741869 Hidaka Jun 2010 B2
7756494 Fujioka et al. Jul 2010 B2
7786807 Li et al. Aug 2010 B1
7796969 Kelly et al. Sep 2010 B2
7808342 Prikhodko et al. Oct 2010 B2
7817966 Prikhodko et al. Oct 2010 B2
7860499 Burgener et al. Dec 2010 B2
7868683 Ilkov Jan 2011 B2
7890891 Stuber et al. Feb 2011 B2
7910993 Brindle et al. Mar 2011 B2
7928759 Hidaka Apr 2011 B2
7936213 Shin et al. May 2011 B2
7960772 Englekirk Jun 2011 B2
7982265 Challa et al. Jul 2011 B2
8081928 Kelly Dec 2011 B2
8103226 Andrys et al. Jan 2012 B2
8111104 Ahadian et al. Feb 2012 B2
8129787 Brindle et al. Mar 2012 B2
8131225 Botula et al. Mar 2012 B2
8131251 Burgener et al. Mar 2012 B2
8195103 Waheed et al. Jun 2012 B2
8232627 Bryant et al. Jul 2012 B2
8253494 Blednov Aug 2012 B2
8405147 Brindle et al. Mar 2013 B2
8427241 Ezzeddine et al. Apr 2013 B2
8527949 Pleis et al. Sep 2013 B1
8536636 Englekirk Sep 2013 B2
8559907 Burgener et al. Oct 2013 B2
8583111 Burgener et al. Nov 2013 B2
8649754 Burgener et al. Feb 2014 B2
8729948 Sugiura May 2014 B2
8742502 Brindle et al. Jun 2014 B2
8954902 Stuber et al. Feb 2015 B2
9087899 Brindle et al. Jul 2015 B2
9130564 Brindle et al. Sep 2015 B2
20010015461 Ebina Aug 2001 A1
20010031518 Kim et al. Oct 2001 A1
20010040479 Zhang Nov 2001 A1
20010045602 Maeda et al. Nov 2001 A1
20020029971 Kovacs Mar 2002 A1
20020079971 Vathulya Jun 2002 A1
20020115244 Park et al. Aug 2002 A1
20020126767 Ding et al. Sep 2002 A1
20020195623 Horiuchi et al. Dec 2002 A1
20030002452 Sahota Jan 2003 A1
20030032396 Tsuchiya et al. Feb 2003 A1
20030141543 Bryant et al. Jul 2003 A1
20030160515 Yu et al. Aug 2003 A1
20030181167 Iida Sep 2003 A1
20030201494 Maeda et al. Oct 2003 A1
20030205760 Kawanaka et al. Nov 2003 A1
20030222313 Fechner Dec 2003 A1
20030224743 Okada et al. Dec 2003 A1
20030227056 Wang et al. Dec 2003 A1
20040021137 Fazan et al. Feb 2004 A1
20040061130 Morizuka Apr 2004 A1
20040080364 Sander et al. Apr 2004 A1
20040121745 Meck Jun 2004 A1
20040129975 Koh et al. Jul 2004 A1
20040204013 Ma et al. Oct 2004 A1
20040227565 Chen et al. Nov 2004 A1
20040242182 Hidaka et al. Dec 2004 A1
20050077564 Forbes Apr 2005 A1
20050079829 Ogawa et al. Apr 2005 A1
20050121699 Chen et al. Jun 2005 A1
20050122163 Chu Jun 2005 A1
20050127442 Veeraraghavan et al. Jun 2005 A1
20050167751 Nakajima et al. Aug 2005 A1
20050212595 Kusunoki et al. Sep 2005 A1
20050264341 Hikita et al. Dec 2005 A1
20060009164 Kataoka Jan 2006 A1
20060022526 Cartalade Feb 2006 A1
20060077082 Shanks Apr 2006 A1
20060161520 Brewer et al. Jul 2006 A1
20060194558 Kelly Aug 2006 A1
20060194567 Kelly et al. Aug 2006 A1
20060267093 Tang Nov 2006 A1
20060270367 Burgener et al. Nov 2006 A1
20060281418 Huang et al. Dec 2006 A1
20070018247 Brindle et al. Jan 2007 A1
20070023833 Okhonin et al. Feb 2007 A1
20070045697 Cheng et al. Mar 2007 A1
20070279120 Brederlow et al. Dec 2007 A1
20070290744 Adachi et al. Dec 2007 A1
20080073719 Fazan et al. Mar 2008 A1
20080076371 Dribinsky et al. Mar 2008 A1
20080191788 Chen et al. Aug 2008 A1
20080303080 Bhattacharyya Dec 2008 A1
20090029511 Wu Jan 2009 A1
20100237945 Cassia et al. Sep 2010 A1
20100330938 Yin Dec 2010 A1
20110092179 Burgener et al. Apr 2011 A1
20110163779 Hidaka Jul 2011 A1
20110169550 Brindle et al. Jul 2011 A1
20110299437 Mikhemar Dec 2011 A1
20120007679 Burgener et al. Jan 2012 A1
20120169398 Brindle et al. Jul 2012 A1
20120267719 Brindle et al. Oct 2012 A1
20130015717 Dykstra Jan 2013 A1
20130222075 Reedy et al. Aug 2013 A1
20130293280 Brindle et al. Nov 2013 A1
20140028521 Bauder et al. Jan 2014 A1
20140085006 Mostov et al. Mar 2014 A1
20140087673 Mostov et al. Mar 2014 A1
20140165385 Englekirk Jun 2014 A1
20140167834 Stuber et al. Jun 2014 A1
20140179249 Burgener et al. Jun 2014 A1
20140179374 Burgener et al. Jun 2014 A1
20140184336 Nobbe et al. Jul 2014 A1
20140266433 Nobbe et al. Sep 2014 A1
20140266455 Kaatz Sep 2014 A1
20140306767 Burgener et al. Oct 2014 A1
20140312422 Brindle et al. Oct 2014 A1
20150015321 Dribinsky et al. Jan 2015 A1
Foreign Referenced Citations (124)
Number Date Country
125652 Jun 2000 CN
200680025128.7 Nov 2012 CN
19832565 Aug 1999 DE
112011103554 Sep 2013 DE
0385641 Sep 1990 EP
0622901 Nov 1994 EP
782267 Jul 1997 EP
0788185 Aug 1997 EP
0851561 Jan 1998 EP
913939 May 1999 EP
625831 Nov 1999 EP
1006584 Jun 2000 EP
1451890 Feb 2011 EP
2348532 Jul 2011 EP
2348533 Jul 2011 EP
2348534 Jul 2011 EP
2348535 Jul 2011 EP
2348536 Jul 2011 EP
2387094 Nov 2011 EP
1774620 Oct 2014 EP
2884586 Jun 2015 EP
A-55-75348 Jun 1980 JP
1-254014 Oct 1989 JP
A-02-161769 Jun 1990 JP
04-34980 Feb 1992 JP
4-183008 Jun 1992 JP
5299995 Nov 1993 JP
6112795 Apr 1994 JP
06-314985 Nov 1994 JP
A-06-334506 Dec 1994 JP
7046109 Feb 1995 JP
07-070245 Mar 1995 JP
07106937 Apr 1995 JP
8023270 Jan 1996 JP
8070245 Mar 1996 JP
8-148949 Jun 1996 JP
11163704 Jun 1996 JP
8251012 Sep 1996 JP
A-08-307305 Nov 1996 JP
8330930 Dec 1996 JP
09-008621 Jan 1997 JP
9008627 Jan 1997 JP
9041275 Feb 1997 JP
9055682 Feb 1997 JP
9092785 Apr 1997 JP
9148587 Jun 1997 JP
09163721 Jun 1997 JP
9163721 Jun 1997 JP
09-200021 Jul 1997 JP
9181641 Jul 1997 JP
9186501 Jul 1997 JP
9200074 Jul 1997 JP
9238059 Sep 1997 JP
9243738 Sep 1997 JP
9270659 Oct 1997 JP
9284170 Oct 1997 JP
9298493 Oct 1997 JP
A-09-284114 Oct 1997 JP
9326642 Dec 1997 JP
10079467 Mar 1998 JP
10-93471 Apr 1998 JP
10-242477 Sep 1998 JP
10242826 Sep 1998 JP
A-10-242829 Sep 1998 JP
10-344247 Dec 1998 JP
10335901 Dec 1998 JP
11026776 Jan 1999 JP
11112316 Apr 1999 JP
A-11-136111 May 1999 JP
11163642 Jun 1999 JP
11205188 Jul 1999 JP
11274804 Oct 1999 JP
2000031167 Jan 2000 JP
2000183353 Jun 2000 JP
2000188501 Jul 2000 JP
2000208614 Jul 2000 JP
2000223713 Aug 2000 JP
2000243973 Sep 2000 JP
2000277703 Oct 2000 JP
2000294786 Oct 2000 JP
2000311986 Nov 2000 JP
2001007332 Jan 2001 JP
2001089448 Mar 2001 JP
2001-119281 Apr 2001 JP
2001157487 May 2001 JP
2001156182 Jun 2001 JP
2001274265 Oct 2001 JP
2004515937 May 2002 JP
200216441 Jun 2002 JP
2003-060451 Feb 2003 JP
2003060451 Feb 2003 JP
2003101407 Apr 2003 JP
2003143004 May 2003 JP
2003167615 Jun 2003 JP
2003-198248 Jul 2003 JP
2003189248 Jul 2003 JP
2003332583 Nov 2003 JP
2002156602 Dec 2003 JP
2004-147175 May 2004 JP
2004-515937 May 2004 JP
2004166470 Jun 2004 JP
2004199950 Jul 2004 JP
2004288978 Oct 2004 JP
2005-203643 Jul 2005 JP
2005-251931 Sep 2005 JP
2003-347553 Dec 2008 JP
4659826 Jan 2011 JP
4892092 Dec 2011 JP
2010-506156 Dec 2012 JP
5215850 Mar 2013 JP
5591356 Aug 2014 JP
5678106 Jan 2015 JP
1994027615 Dec 1994 KR
WO 9523460 Aug 1995 WO
WO9523460 Aug 1995 WO
WO9806174 Feb 1998 WO
WO9935695 Jul 1999 WO
WO 0227920 Apr 2002 WO
WO0227920 Apr 2002 WO
2007008934 Jan 2007 WO
WO20070008934 Jan 2007 WO
WO2007033045 Mar 2007 WO
2009108391 Sep 2009 WO
WO2012054642 Apr 2012 WO
Non-Patent Literature Citations (640)
Entry
Nobbe, et al., “Scalable Periphery Tunable Matching Power Amplifier” patent application filed in the USPTO on Mar. 12, 2013 for related U.S. Appl. No. 13/797,779, 89 pgs.
Gaynor, Michael, “Methods and Devices for Impedance Matching in Power Amplifier Circuits”, patent application filed in the USPTO on Sep. 30, 2013 for related U.S. Appl. No. 14/042,312, 40 pgs.
Nobbe, et al., “Systems and Methods for Optimizing Amplifier Operations”, patent application filed in the USPTO on Mar. 14, 2013 for related U.S. Appl. No. 13/828,121, 29 pgs.
Gaynor, Michael, “Tunable Impedance Matching Network”, patent application filed in the USPTO on Aug. 15, 2013 for related U.S. Appl. No. 13/967,866, 36 pgs.
Kaatz, et al., “Variable Impedance Match and Variable Harmonic Terminations for Different Modes and Frequency Band”, patent application filed in the USPTO on Mar. 12, 2013 for related U.S. Appl. No. 13/797,686, 42 pgs.
Gaynor, Michael, “Methods and Devices for Thermal Control in Power Amplifier Circuits”, patent application filed in the USPTO on Sep. 30, 2013 for related U.S. Appl. No. 14/042,331, 38 pgs.
Nobbe, Dan, “Methods for Increasing RF Throughput Via Usage of Tunable Filters”, patent application filed in the USPTO on Feb. 14, 2014 for related U.S. Appl. No. 14/181,478, 52 pgs.
Rodgers, et al., “Silicon UTSi CMOS RFIC for CDMA Wireless Communications Systems”, Peregrine Semiconductor Corporation, 1999 IEEE MTT-S Digest.
Megahed, et al, “Low Cost UTSI Technology for RF Wireless Applications”, Peregrine Semiconductor Corporation, 1998 IEEE MTT-S Digest.
Johnson, et al., “Advanced Thin-Film Silicon-on-Sapphire Technology: Microwave Circtuit Applications”, IEEE Transactions on Electron Devices, vol. 45, No. 5, May 1998, pp. 1047-1054.
Mark L Burgener, “CMOS SOS Switches Offer Useful Features, High Integration”, CMOS SOS Switches, Microwaves & RF, Aug. 2001, pp. 107-118.
Tieu, Binh Kien, Notice of Allowance and Fee(s) Due from the USPTO, May 12, 2004, U.S. Appl. No. 10/267,531, 8 pgs.
Burgener, et al., Comments on Examiner's Statement of Reasons for Allowance filed in PTO on Aug. 12, 2004 for U.S. Appl. No. 10/267,531, 2 pgs.
Tieu, Binh Kien, Office Action from USPTO, Jun. 3, 2005, U.S. Appl. No. 10/922,135, 8 pgs.
Burgener, et al., Amendment filed in PTO on Dec. 5, 2005 for U.S. Appl. No. 10/922,135, 7 pgs.
Miyajima, Ikumi, Notice of Reasons for Refusal from the Japanese Patent Office dated Feb. 13, 2006 for Appln. No. 2003-535287, 3 pgs.
Tieu, Binh Kien, Office Action from USPTO, Jan. 17, 2006, U.S. Appl. No. 10/922,135, 8 pgs.
Burgener, et al., Response filed in PTO on May 16, 2006 for U.S. Appl. No. 10/922,135, 4 pgs.
Tieu, Binh Kien, Notice of Allowance from USPTO, Jun. 2, 2006 for U.S. Appl. No. 10/922,135, 5 pgs.
Van Der Peet, H., Communication Pursuant to Article 94(3) EPC received from the EPO in related appln. No. 02 800 982.7-2220 dated Jun 19, 2008, 3 pgs.
Tieu, Binh Kien, Office Action from USPTO dated Nov. 15, 2007 for related U.S. Appl. No. 11/582,206, 9 pages.
Burgener, et al., Amendment filed in USPTO dated May 15, 2008 for related U.S. Appl. No. 11/582,206, 11 pages.
Tieu, Binh Kien, Notice of Allowance from USPTO dated Jul. 15, 2008 for related U.S. Appl. No. 11/582,206, 7 pages.
Tieu, Binh Kien, Notice of Allowance received from the USPTO dated Dec. 19, 2008 for related U.S. Appl. No. 11/127,520, 7 pgs.
Orndorff, et al., “CMOS/SOS/LSI Switching Regulator Control Device”, Solid-State Circuits Conf., Digest of Technical Papers, Feb. 1978 IEEE International, vol. XXI, pp. 234-235.
Luu, An T., Office Action received from USPTO for related U.S. Appl. No. 11/351,342, dated Oct. 30, 2008, 11 pages.
Caverly, Robert H., et al., “A Silicon CMOS Monolithic RF and Microwave Switching Element”, 1997 European Microwave Conference, Jerusalem, Sep. 1997, 4 pgs.
Kelly, Dylan, et al., Response to Office action mailed to the USPTO for related U.S. Appl. No. 11/351,342, dated Jan. 30, 2009, 11 pages.
Luu, An T., Final Office Action received from USPTO, dated Apr. 8, 2009, for related U.S. Appl. No. 11/351,342, 14 pgs.
Kelly, Dylan, et al., Proposed Amendment After Final filed in the USPTO dated Jun. 8, 2009 for related U.S. Appl. No. 11/351,342, 11 pgs.
Luu, An T., Notice of Allowance received from USPTO, dated Jul. 2, 2009, for related U.S. Appl. No. 11/351,342, 5 pgs.
Van Der Peet, H., Communication pursuant to Article 94(3) EPC for related application No. 02 800 982.7-2220 dated Aug. 6, 2009, 2 pgs.
Tieu, Binh Kien, Office Action received from the USPTO dated Sep. 16, 2009 for related U.S. Appl. No. 11/347,014, 26 pages.
Weman, Eva, Communication under Rule 71(3) EPC and Annex Form 2004 received from the European Patent Office for related appln. No. 02800982.7 ated Nov. 27, 2009, 68 pgs.
Aquilani, Dario, Communication and Supplementary European Search Report for related European appln. No. 05763216, dated Nov. 27, 2009, 10 pgs.
Kelly, Dylan, et al., Response and Terminal Disclaimers filed in the USPTO for related U.S. Appl. No. 11/347,014, dated Mar. 16, 2010, 7 pages.
Aquilani, Dario, Communication Pursuant to Article 94(3) EPC received from the EPO for related appln No. 05763216.8, dated Mar. 22, 2010, 7 pages.
Burgener, et al, Amendment as filed in the USPTO dated Apr. 29, 2010 for related U.S. Appl. No. 11/501,125, 9 pgs.
Tran, Pablo N., Notice of Allowance received from the USPTO for related U.S. Appl. No. 11/501,125, dated Jun. 10, 2010, 11 pages.
Tieu, Binh Kien, Notice of Allowance received from the USPTO for related U.S. Appl. No. 11/347,014, dated Apr. 29, 2010, 12 pages.
Chow, Charles Chiang, Office Action received from the USPTO for related U.S. Appl. No. 11/347,671, dated Apr. 28, 2010, 20 pages.
Kai, Tetsuo, an English translation of an Office Action received from the Japanese Patent Office for related appln. No. 2007-518298 dated Jul. 20, 2010, 5 pgs.
Chow, Charles Chang, Office Action received from the USPTO for related U.S. Appl. No. 11/347,671, dated Aug. 20, 2010, 18 pgs.
Tied, Binh Kien, Notice of Allowance received from the USPTO for related U.S. Appl. No. 12/315,395, dated Aug. 11, 2010, 26 pgs.
Tied, Binh Kien, Supplemental Notice of Allowance received from the USPTO for related U.S. Appl. No. 12/315,395, dated Oct. 29, 2010, 10 pgs.
Kelly, et al., Comments on Examiner's Statement of Reasons for Allowance filed in the USPTO for related U.S. Appl. No. 11/347,014, dated Jul. 29, 2010, 2 pgs.
Raab, et al., “Power Amplifiers and Transmitters for RF and Microwave”, IEEE Transactions on Microwave Theory and Techniques, vol. 50, No. 3, pp. 814-826, Mar. 2002, USA.
Ueda, et al., “A 5GHz-Band On-Chip Matching CMOS MMIC Front-End”, 11th GAAS Symposium—Munich 2003, pp. 101-104, Germany.
Nelson Pass, Pass Labs, “Cascode Amp Design”, Audio Electronics, pp. 1-4, Mar. 1978.
Lester F. Eastman, P.I., “High Power, Broadband, Linear, Solid State Amplifier”, 16th Quarterly Rep. under MURI Contract No. N00014-96-1-1223 for period Jun. 1-Aug. 31, 2000, Sep. 2000.
Jeon, et al., “A New “Active” Predistorter with High Gain Using Cascode-FET Structures”, IEEE Radio Frequency Integrated Circuits Symposium, 2002, pp. 253-256.
Hsu, et al., “Comparison of Conventional and Thermall-Stable Cascode (TSC) AlGaAs/GaAs HBTs for Microwave Power Applications”, Journal of Solid-State Electronics, V. 43, Sep. 1999, 2 pgs.
Kim, et al. “High-Performance V-Band Cascode HEMT Mixer and Downconverter Module”, IEEE Transactions on Microwave Theory and Techniques, vol. 51, No. 3, Mar. 2003, pp. 805-810.
Kelly, Dylan, Notice of Appeal filed in USPTO dated Jun. 2, 2011 for related U.S. Appl. No. 11/347,671, 6 pgs.
Peregrine Semiconductor Corporation, Response (in Japanese), dated Aug. 14, 2006, for related Japanese application No. 2003-535287, 32 pgs.
Miyajima, Ikumi, translation of Notice of Reasons for Refusal, dated Oct. 5, 2006 for related Japanese application No. 2003-535287, 4 pgs.
Peregrine Semiconductor Corporation, Response filed in the EPO, dated Dec. 23, 2008 for related application No. 02 800 982.7-2220, 22 pgs.
Peregrine Semiconductor Corporation, Response filed in the EPO, dated Oct. 7, 2009 for related application No. 02 800 982.7-2220, 23 pgs.
Tran, Pablo N., Notice of Allowance received from the USPTO dated May 19, 2011 for related U.S. Appl. No. 11/501,125, 11 pgs.
Chow, Charles Chiang, Notice of Allowance received from the USPTO dated Aug. 16, 2011 for related U.S. Appl. No. 11/347,671, 12 pgs.
Tran, Pablo N., Notice of Allowance received from the USPTO dated Oct. 6, 2011 for related U.S. Appl. No. 11/501,125, 11 pgs.
Unterberger, Michael, Extended European Search Report received from the EPO dated Sep. 30, 2011 for related appln. No. 10011669.8-2220, 9 pgs.
Weman, Eva, Communication of a notice of opposition received from the EPO dated Nov. 8, 2011 for related appln No. 028000982.7-2220, 33 pgs.
Caverly, Robert H., “Linear and Nonlinear Characteristics of the Silicon CMOS Monolithic 50-Ω Microwave and RF Control Element”, IEEE Journal of Solid-State Circuits, vol. 34, No. 1, Jan. 1999, pp. 124-126.
Philips Semiconductors, Product Specificate, IC17 Data Handbook, Nov. 7, 1997, pp. 1-14.
Iyama, Yoshitada, et al., “L-Bank SPDT Switch Using Si-MOSFET”, IEICE Trans. Electronic, vol. E-79-C, No. 5, May 1996, pp. 636-643.
Yamamoto, Kazuya, et al., “A 2.2-V Operating, 2.4-GHz Single-Chip GaAs MMIC Transceiver for Wireless Applications”, IEEE Journal of Solid-State Circuits, vol. 34, No. 4, Apr. 1999, pp. 502-512.
Patel, Reema, Office Action received from the USPTO dated Dec. 5, 2011 for related U.S. Appl. No. 13/046,560, 13 pgs.
Trans, Pablo N., Office Action received from the USPTO dated Feb. 3, 2012 for related U.S. Appl. No. 12/903,848, 46 pgs.
Unterberger, M., Summons to Attend Oral Proceedings pursuant to Rule 115(1) EPC received from the EPO dated Oct. 17, 2013 for appln. No. 02800982.7, 15 pgs.
Shingleton, Michael, Office Action received from the USPTO dated Oct. 23, 2013 for U.S. Appl. No. 11/881,816, 25 pgs.
Funakoshi, Ryo, Office Action and translation received from the JPO dated Oct. 29, 2013 for appln. No. 2013-006353, 15 pgs.
Morena, Enrico, Communication Pursuant to Article 94(3) EPC received from the EPO dated Dec. 18, 2013 for appln. No. 06814836.0, 5 pgs.
Stuber, et al., Amendment filed in the USPTO dated Dec. 20, 2013 for U.S. Appl. No. 13/028,144, 25 pgs.
Brindle, et al., Amendment filed in the USPTO dated Oct. 2, 2014 for U.S. Appl. No. 13/850,251, 13 pgs.
Brindle, et al., Amendment After Final filed in the USPTO dated Dec. 27, 2013 for U.S. Appl. No. 13/277,108, 8 pgs.
Peregrine Semiconductor Corporation, Response filed in the EPO dated Jan. 9, 2014 for appln. No. 02800982.7, 21 pgs.
Nguyen, Niki Hoang, Notice of Allowance received from the USPTO dated Jan. 10, 2014 for U.S. Appl. No. 13/277,108, 24 pgs.
European Patent Office, Brief Communication received from the EPO dated Jan. 16, 2014 for appln. No. 02800982.7, 7 pgs.
Schussler, Andrea, Report received from foreign filing associate regarding outcome of opposition conclusion, dated Feb. 25, 2014 for appln. No. 02800982.7, 13 pgs.
Unterberger, Michael, Communication pursuant to Article 101(1) and Rule 81(2) to (3) EPC received from the EPO dated Mar. 3, 2014 for appln. No. 02800982.7, 3 pgs.
Tanada, Kazuya, Translation of an Office Action received from the JPO dated Mar. 11, 2014 for appln. No. 2013-003388, 4 pgs.
Nguyen, Niki Hoang, Office Action received from the USPTO dated Apr. 2, 2014 for U.S. Appl. No. 13/850,251, 9 pgs.
Unterberger, Michael, Communication pursuant to Article 94(3) EPC received from the EPO dated Apr. 9, 2014 for appln. No. 10011669.8, 5 pgs.
Weman, Eva, Provision of the minutes in accordance with Rule 124(4) EPC received from the EPO dated Apr. 10, 2014 for appln. No. 02800982.7, 9 pgs.
Mishra, et al., “High Power Broadband Amplifiers for 1-18 GHz Naval Radar” University of California, Santa Barbara, pp. 1-9, Jul. 1, 1998.
Perraud, et al., “A Direct-Conversion CMOS Transceiver for the 802.11a/b/g WLAN Standard Utilizing a Cartesian Feedback Transmitter”, IEEE Journal of Solid-State Circuits, vol. 39, No. 12, Dec. 2004, pp. 2226-2238.
Rohde, et al., “Optic/Millimeter-Wave Converter for 60 Ghz Radio-Over-Fiber Systems”, Fraunhofer-Institut für Angewandte Festkörperphysik Freiburg i. Br., Apr. 1997, pp. 1-5.
Darabi, et al. “A Dual-Mode 802.11b/Bluetooth Radio in 0.35-•m CMOS”, IEEE Journal of Solid-State Circuits, vol. 40, No. 3, Mar. 2005, pp. 698-706.
Schlechtweg, et al., “Multifunctional Integration Using HEMT Technology”, Fraunhofer Institute for Applied Solid State Physics, (date uncertain, believed Mar. 1997).
Chow, Charles Chiang, Office Action received from the USPTO dated Mar. 2, 2011 for related U.S. Appl. No. 11/347,671, 14 pgs.
Kelly, Dylan, Amendment filed in the USPTO dated May 2, 2011 for related U.S. Appl. No. 11/347,671, 6 pgs.
Nguyen, Patricia T., Office Action received from the USPTO dated Oct. 25, 2005 for related U.S. Appl. No. 10/875,405, 7 pgs.
Burgener, et al., Amendment filed in USPTO dated Jan. 25, 2006 for related U.S. Appl. No. 10/875,405, 11 pgs.
Nguyen, Patricia, Office Action received from USPTO dated Apr. 20, 2006 for related U.S. Appl. No. 10/875,405, 10 pgs.
Burgener, et al., Amendment filed in USPTO dated Aug. 21, 2006 for related U.S. Appl. No. 10/875,405, 10 pgs.
Ngyuen, Patricia, Notice of Allowance received from USPTO dated Sep. 27, 2006 for related U.S. Appl. No. 10/875,405, 5 pgs.
Burgener, et al., Comments on Examiner's Statement of Reasons for Allowance dated Dec. 26, 2006 for related U.S. Appl. No. 10/875,405, 2 pgs.
Le, Lana N., Notice of Allowance received from the USPTO dated Sep. 26, 2005 for related U.S. Appl. No. 11/158,597, 10 pgs.
Le, Lana, International Search Report received from USPTO dated Nov. 15, 2005 for related PCT appln. No. PCT/US2005/022407, 10 pgs.
Le, Lana N., Notice of Allowance received from the USPTO dated Feb. 27, 2006 for related U.S. Appl. No. 11/158,597, 8 pgs.
Dinh, Le T., International Search Report received from USPTO dated Mar. 28, 2003 for related application No. PCT/US02/32266, 2 pgs.
Tieu, Binh Kien, Notice of Allowance received from USPTO dated May 12, 2004 for U.S. Appl. No. 10/267,531, now U.S. Pat. No. 6,804,502, 8 pgs.
Huang, “A 0.5 um CMOS T/R Switch for 900-MHz Wireless Application”, IEEE Journal of Solid-State Circuits, vol. 36, No. 3, Mar. 2001, pp. 486-492.
Lauterbach, et al. “Charge Sharing Concept and New Clocking Scheme for Power Efficiency and Electromagnetic Emission Improvement of Boosted Charge Pumps”, IEEE Journal of Solid-State Circuits, vol. 35, No. 5, May 2000, pp. 719-723.
Makioka, et al., “Super Self-Aligned GaAs RF Switch IC with 0.25 dB Extremely Low Insertion Loss for Mobile Communication Systems”, IEEE Transactions on Electron Devices, vol. 48, No. 8, Aug. 2001, pp. 1510-1514.
Maxim Integrated Products, “Charge Pumps Shine in Portable Designs”, published Mar. 15, 2001, pp. 1-16.
Texas Instruments, “TPS60204, TPS60205, Regulated 3.3-V, 100-mA Low-Ripple Charge Pump Low Power DC/DC Converters”, published Feb. 2001, rev. Sep. 2001, pp. 1-18.
Nork, Sam, “New Charge Pumps Offer Low Input and Output Noise” Linear Technology Corporation, Design Notes, Design Note 243, published Nov. 2000, pp. 1-2.
Linear Technology, “LTC1550L/LTC1551L: Low Noise Charge Pump Inverters in MS8 Shrink Cell Phone Designs”, published Dec. 1998, pp. 1-2.
Lascari, Lance, “Accurate Phase Noise Prediction in PLL Synthesizers” Applied Microwave & Wireless, published May 2000, pp. 90-96.
Tran, Pablo N., Office Action received from the USPTO dated Mar. 19, 2009 for related U.S. Appl. No. 11/501,125, 17 pgs.
Burgener, et al., Amendment filed in the USPTO dated Jun. 19, 2009 for related U.S. Appl. No. 11/501,125, 5 pgs.
Aquilani, Dario, Communication and Supplementary European Search Report for related European appln. No. 05763216.8, dated Nov. 27, 2009, 10 pgs.
Tran, Pablo N., Office Action received from the USPTO dated Oct. 29, 2009 for related U.S. Appl. No. 11/501,125, 19 pgs.
Burgener, et al., Response (in Japanese) as filed in the Japanese Patent Office for related appln. No. 2007-518298 dated Oct. 15, 2010, 45 pages, plus translation of Response as filed dated Oct. 12, 2010, 10 pages.
Kai, Tetsuo, Translation of an Office Action received from the Japanese Patent Office dated Mar. 29, 2011 for related Japanese appln. No. 2010-232563, 4 pgs.
Chow, Charles Chiang, Office Action received from USPTO for related U.S. Appl. No. 11/347,671 dated Aug. 19, 2008, 14 pgs.
Kelly, Dylan, Amendment filed in the USPTO for related U.S. Appl. No. 11/347,671 dated Dec. 19, 2008, 15 pgs.
Chow, Charles Chiang, Office Action received from USPTO for related U.S. Appl. No. 11/347,671 dated Apr. 16, 2009, 16 pgs.
Kelly, Dylan, Response filed in the USPTO for related U.S. Appl. No. 11/347,671 dated Jun. 16, 2009, 14 pgs.
Chow, Charles Chiang, Office Action received from the USPTO for related U.S. Appl. No. 11/347,671 dated Jul. 20, 2009, 17 pgs.
Kelly, Dylan, Amendment filed in the USPTO for related U.S. Appl. No. 11/347,671 dated Jan. 20, 2010, 18 pgs.
Kelly, Dylan, Amendment filed in the USPTO for related U.S. Appl. No. 11/347,671 dated Jul. 28, 2010, 6 pgs.
Kelly, Dylan, Amendment filed in the USPTO for related U.S. Appl. No. 11/347,671 dated Dec. 20, 2010, 12 pgs.
Chow, Charles Chiang, Office Action received from the USPTO for related U.S. Appl. No. 11/347,671 dated Mar. 2, 2011, 15 pgs.
Chow, Charles Chiang, Advisory Action received from the USPTO for related U.S. Appl. No. 11/347,671 dated May 12, 2011, 3 pgs.
Shifrin, Mitchell, “Monolithic FET Structures for High-Power Control Component Applications”, IEEE Transactions on Microwave Theory and Techniques, vol. 37, No. 12, Dec. 1989, pp. 2134-2141.
Chow, Charles Chiang, Office Action received from the USPTO for related U.S. Appl. No. 11/347,671 dated Apr. 28, 2010, 20 pgs.
Chow, Charles Chiang, Office Action received from the USPTO for related U.S. Appl. No. 11/347,671, dated Aug. 20, 2010, 18 pgs.
F. Hameau and O. Rozeau, “Radio-Frequency Circuits Integration Using CMOS SOI 0.25μm Technology”, 2002 RF IC Design Workshop Europe, Mar. 19-22, 2002, Grenoble, France.
O. Rozeau et al., “SOI Technologies Overview for Low-Power Low-Voltage Radio-Frequency Applications,” Analog Integrated Circuits and Signal Processing, 25, pp. 93-114, Boston, MA, Kluwer Academic Publishers, Nov. 2000.
C. Tinella et al., “A High-Performance CMOS-SOI Antenna Switch for the 2.55-GHz Band, ”IEEE Journal of Solid-State Circuits, vol. 38, No. 7, Jul. 2003.
H. Lee et al., “Analysis of body bias effect with PD-SOI for analog and RF applications,” Solid State Electron., vol. 46, pp. 1169-1176, 2002.
J.-H. Lee, et al., “Effect of Body Structure on Analog Performance of SOI NMOSFETs,” Proceedings, 1998 IEEE International SOI Conference, Oct. 5-8, 1998, pp. 61-62.
C. F. Edwards, et al., The Effect of Body Contact Series Resistance on SOI CMOS Amplifier Stages, IEEE Transactions on Electron Devices, vol. 44, No. 12, Dec. 1997 pp. 2290-2294.
S. Maeda, et al., Substrate-bias Effect and Source-drain Breakdown Characteristics in Body-tied Short-channel SOI MOSFET's, IEEE Transactions on Electron Devices, vol. 46, No. 1, Jan. 1999 pp. 151-158.
F. Assaderaghi, et al., “Dynamic Threshold-voltage MOSFET (DTMOS) for Ultra-low Voltage VLSI,” IEEE Transactions on Electron Devices, vol. 44, No. 3, Mar. 1997, pp. 414-422.
G. O. Workman and J. G. Fossum, “A Comparative Analysis of the Dynamic Behavior of BTG/SOI MOSFETs and Circuits with Distributed Body Resistance,” IEEE Transactions on Electron Devices, vol. 45, No. 10, Oct. 1998 pp. 2138-2145.
T.-S. Chao, et al., “High-voltage and High-temperature Applications of DTMOS with Reverse Schottky Barrier on Substrate Contacts,” IEEE Electron Device Letters, vol. 25, No. 2, Feb. 2004, pp. 86-88.
Wei, et al., “Measurement of Transient Effects in SOI DRAM/SRAM Access Transistors”, IEEE Electron Device Letters, vol. 17, No. 5, May 1996.
Kuang, et al., “SRAM Bitline Circuits on PD SOI: Advantages and Concerns”, IEEE Journal of Solid-State Circuits, vol. 32, No. 6, Jun. 1997.
Sleight, et al., “Transient Measurements of SOI Body Contact Effectiveness”, IEEE Electron Device Letters, vol. 19, No. 12, Dec. 1998.
Chung, et al., “SOI MOSFET Structure with a Junction-Type Body Contact for Suppression of Pass Gate Leakage”, IEEE Transactions on Electron Devices, vol. 48, No. 7, Jul. 2001.
Lee, et al., “Effects of Gate Structures on the RF Performance in PD SOI MOSFETs”, IEEE Microwave and Wireless Components Letters, vol. 15, No. 4, Apr. 2005.
Hirano, et al., “Impact of Actively Body-bias Controlled (ABC) SOI SRAM by using Direct Body Contact Technology for Low-Voltage Application” IEEE, 2003, pp. 2.4.1-2.4.4.
Lee, et al., “Harmonic Distortion Due to Narrow Width Effects in Deep sub-micron SOI-CMOS Device for analog-RF applications”, 2002 IEEE International SOI Conference, Oct. 2002.
Kuo, et al., “Low-Voltage SOI CMOS VLSI Devices and Circuits”, 2001, Wiley Interscience, New York, XP001090589, pp. 57-60 and 349-354.
Peregrine Semiconductor Corporation, Response filed in the EPO dated May 16, 2011 for related appln. No. 11153227.1, 5 pgs.
Chinese Patent Office, translation of an Office Action received from the Chinese Patent Office dated Jul. 31, 2009 for related appln. No. 200680025128.7, 3 pgs.
Brindle, Chris, et al, Translation of a Response filed in the Chinese Patent Office dated Nov. 30, 2009 for related appln. No. 200680025128.7, 3 pgs.
Sedra, Adel A., et al., “Microelectronic Circuits”, Fourth Edition, University of Toronto, Oxford University Press, 1982, 1987, 1991 and 1998, pp. 374-375.
Suehle, et al., “Low Electric Field Breakdown of Thin Si02 Films Under Static and Dynamic Stress”, IEEE Transactions on Electron Devices, vol. 44, No. 5, May 1997.
Bolam, et al., “Reliability Issues for Silicon-on-Insulator”, IBM Microelectronics Division, IEEE 2000, pp. 6.4.1-6.4.4.
Hu, et al., “A Unified Gate Oxide Reliability Model”, IEEE 37th Annual International Reliability Physics Symposium, San Diego, CA 1999, pp. 47-51.
Nguyen, Tram Hoang, Office Action received from the USPTO dated Sep. 19, 2008 for related U.S. Appl. No. 11/484,370, 7 pgs.
Brindle, Christopher, Response filed in the USPTO dated Jan. 20, 2009 for related U.S. Appl. No. 11/484,370, 7 pgs.
Nguyen, Tram Hoang, Office Action received from the USPTO dated Apr. 23, 2009 for related U.S. Appl. No. 11/484,370, 11 pgs.
Brindle, Christopher, Response filed in the USPTO dated Aug. 24, 2009 for related U.S. Appl. No. 11/484,370, 8 pgs.
Nguyen, Tram Hoang, Office Action received from the USPTO dated Jan. 6, 2010 for related U.S. Appl. No. 11/484,370, 46 pgs.
Brindle, Christopher, Amendment filed in the USPTO dated Jul. 6, 2010 for related U.S. Appl. No. 11/484,370, 32 pgs.
Nguyen, Tram Hoang, Notice of Allowance received from the USPTO dated Nov. 12, 2010 for related U.S. Appl. No. 11/484,370, 21 pgs.
Iperione, Analia, International Search Report received from the EPO dated Nov. 7, 2006 for related appln. No. PCT/US2006/026965, 19 pgs.
Peregrine Semiconductor Corporation, Response filed in the EPO dated May 16, 2011 for related appln. No. 11153313.9, 8 pgs.
Peregrine Semiconductor Corporation, Response filed in the EPO dated May 16, 2011 for related appln. No. 11153281.8, 7 pgs.
Peregrine Semiconductor Corporation, Response filed in the EPO dated May 16, 2011 for related appln. No. 11153241.2, 5 pgs.
Peregrine Semiconductor Corporation, Response filed in the EPO dated May 16, 2011 for related appln. No. 11153247.9, 6 pgs.
Hoffmann, Niels, Office Action received from the EPO dated Feb. 4, 2009 for related appln. No. 06786943.8, 101 pgs.
Peregrine Semiconductor Corporation, Response filed in the EPO dated Aug. 12, 2009 for related appln. No. 06786943.8, 31 pgs.
Hoffmann, Niels, Summons to Attend Oral Proceedings Pursuant to Rule 115(1) EPC dated Jul. 22, 2011 for related appln. No. 06786943.8, 8 pgs.
Peregrine Semiconductor Corporation, Response filed in the EPO dated Oct. 24, 2011 for related appln. No. 06786943.8, 1 pg.
Benker, Guido, Decision to Refulse a European Patent Application (Art. 97(2)EPC) dated Nov. 18, 2011 or related appln. No. 06786943.8, 4 pgs.
Peregrine Semiconductor Corporation, Response filed in the EPO dated Jan. 17, 2012 for related appln. No. 06786943.8, 1 pg.
Peregrine Semiconductor Corporation, Appeal to the Decision for Refusal filed in the EPO dated Mar. 20, 2012 for related appln. No. 06786943.8, 27 pgs.
Nguyen, Tram Hoang Notice of Allowance received from the USPTO dated Nov. 17, 2011 for related U.S. Appl. No. 13/053,211, 41 pgs.
Hoffmann, Niels, International Search Report received from the EPO dated Feb. 27, 2012 for related appln. No. PCT/US2011/056942, 12 pgs.
Iljima, et al., “Boosted Voltage Scheme with Active Body-Biasing Control on PD-SOI for Ultra Low Voltage Operation”, IEICE Transactions on Electronics, Institute of Electronics, Tokyo, JP, vol. E90C, No. 4, Apr. 1, 2007, pp. 666-674.
Peregrine Semiconductor Corporation, Translation of a Response filed in the Chinese Patent Office dated Nov. 30, 2009 for related appln. No. 200680025128.7, 3 pgs.
Chinese Patent Office, Translation of an Office Action received from the Chinese Patent Office dated Nov. 2, 2011 for related appln. No. 200680025128.7, 12 pgs.
Shingleton, Michael, Office Action received from the USPTO dated Oct. 7, 2008 for related U.S. Appl. No. 11/811,816, 4 pgs.
Dribinsky, et al., Response filed in the USPTO dated Jan. 7, 2009 for related U.S. Appl. No. 11/881,816, 7 pgs.
Shingleton, Michael, Office Communication received from the USPTO dated Apr. 28, 2009 for related U.S. Appl. No. 11/811,816, 3 pgs.
Dribinsky, et al., Response filed in the USPTO dated Aug. 28, 2009 for related U.S. Appl. No. 11/881,816, 7 pgs.
Shingleton, Michael, Office Action received from the USPTO dated Jan. 19, 2010 for related U.S. Appl. No. 11/811,816, 16 pgs.
Dribinsky, et al., Response filed in the USPTO dated Jul. 19, 2010 for related U.S. Appl. No. 11/881,816, 22 pgs.
Shingleton, Michael, Office Action received from the USPTO dated Oct. 14, 2010 for related U.S. Appl. No. 11/811,816, 15 pgs.
Dribinsky, et al., Response filed in the USPTO dated Jan. 14, 2011 for related U.S. Appl. No. 11/881,816, 19 pgs.
Shingleton, Michael, Advisory Action received from the USPTO dated Mar. 18, 2011 for related U.S. Appl. No. 11/811,816, 3 pgs.
Shingleton, Michael, Interview Summary received from the USPTO dated Apr. 12, 2011 for related U.S. Appl. No. 11/811,816, 2 pgs.
Shingleton, Michael, Interview Summary received from the USPTO dated Apr. 18, 2011 for related U.S. Appl. No. 11/811,816, 3 pgs.
Dribinsky, et al., General Letter filed in the USPTO dated Jun. 29, 2011 for related U.S. Appl. No. 11/881,816, 1 pg.
Shingleton, Michael, Notice of Allowance received from the USPTO dated Oct. 12, 2011 for related U.S. Appl. No. 11/811,816, 5 pgs.
Dribinsky, et al., RCE and IDS filed in the USPTO dated Mar. 26, 2016 for related U.S. Appl. No. 11/881,816, 4 pgs.
Englekirk, Robert Mark, Amendment filed in the USPTO dated Mar. 5, 2010 for related U.S. Appl. No. 13/046,560, 4 pgs.
Nguyen, Tram Hoang, Office Action received from the USPTO dated Apr. 11, 2012 for related U.S. Appl. No. 13/412,529, 6 pgs.
Peregrine Semiconductor Corporation, Response filed in the EPO dated Apr. 17, 2012 for related appln. No. EP1451890, 42 pgs.
Kurisu, Masakazu, Japanese Office Action received from the Japanese Patent Office dated Apr. 17, 2012 for related appln. No. 2010-506156, 4 pgs.
Peregrine Semiconductor Corporation, Response filed in the EPO dated May 15, 2012 for related appln. No. 10011669.8, 19 pgs.
Patel, Reema, Notice of Allowance received from the USPTO dated May 24, 2012 for related U.S. Appl. No. 13/046,560, 15 pgs.
Oliveros, Toscano, Communication under Rule 71(3) EPC received from the EPO dated Apr. 25, 2014 for 05763216.8, 47 pgs.
Peregrine Semiconductor Corporation, Response filed in the JPO dated Apr. 28, 2015 for appln. No. 2013-006353, 12 pgs.
European Patent Office, Communication received from the EPO dated May 2, 2014 for appln. No. 07794407.2, 1 pg.
Tran, Pablo, Office Action received from the USPTO dated May 8, 2014 for U.S. Appl. No. 14/052,680, 5 pgs.
European Patent Office, Brief Communication received from the EPO dated May 8, 2014 for appln. No. 02800982.7, 2 pgs.
Peregrine Semiconductor Corporation, Reply filed in the EPO dated May 8, 2014 for appln. No. 02800982.7, 79 pgs.
Tat, Binh C., Office Action received from the USPTO dated Apr. 23, 2014 for U.S. Appl. No. 13/948,094, 7 pgs.
Peregrine Semiconductor Corporation, Translation of Response filed in the JPO dated Jul. 3, 2014 for appln. No. 2013-003388, 14 pgs.
Japanese Patent Office, Notice of Allowance received from the JPO dated Jul. 8, 2014 for appln. No. 2013-006353, 3 pgs.
Peregrine Semiconductor Corporation, Response filed in the EPO dated Jul. 11, 20114 for appln. No. 07794407.2, 32 pgs
Tat, Binh C., Notice of Allowance received from the USPTO dated Jul. 18, 2014 for U.S. Appl. No. 13/028,144, 29 pgs.
Tran, Pablo N., Office Action received from the USPTO dated Aug. 7, 2014 for U.S. Appl. No. 14/177,062, 7 pgs.
European Patent Office, Brief Communication received from the EPO dated Aug. 14, 2014 for appln. No. 02800982.7, 2 pgs.
Patel, Reema, Office Action received from the USPTO dated Aug. 15, 2014 for U.S. Appl. No. 14/028,357, 8 pgs.
Nguyen, Niki Hoang, Notice of Allowance received from the USPTO dated Aug. 20, 2014 for U.S. Appl. No. 14/198,315, 11 pgs.
European Patent Office, Decision to Grant a European patent pursuant to Article 97(1) EPC received from the EPO dated Sep. 4, 2014 for appln. No. 05763216.8, 2 pgs.
Tat, Binh C., Notice of Allowance received from the USPTO dated Oct. 1, 2014 for U.S. Appl. No. 13/028,144, 15 pgs.
Peregrine Semiconductor Corporation, Response filed in the EPO dated Oct. 14, 2014 for appln. No. 10011669.8, 30 pgs.
Stuber, et al., Response/Amendment filed in the USPTO dated Oct. 23, 2014 for U.S. Appl. No. 13/948,094, 28 pgs.
European Patent Office, Brief Communication received from the EPO dated Dec. 24, 2014 for appln. No. 02800982.7, 2 pgs.
La Casta, Munoa, Interlocutory decision in opposition proceedings received from the EPO dated Oct. 31, 2014 for appln. No. 02800982.7, 77 pgs.
Burgener, et al., Amendment filed in the USPTO dated Nov. 10, 2014 for U.S. Appl. No. 14/052,680, 13 pgs.
Burgener, et al., Response filed in the USPTO dated Nov. 6, 2014 for U.S. Appl. No. 14/177,062, 15 pgs.
Peregrine Semiconductor Corporation, Response file din the EPO dated Dec. 4, 2014 for appln. No. 14182150A, 6 pgs.
Tat, Binh C., Notice of Allowance received from the USPTO dated Dec. 5, 2014 for U.S. Appl. No. 13/028,144, 13 pgs.
Stuber, et al., Comments on Examiner's Statement of Reasons for Allowance filed in the USPTO dated Dec. 8, 2014 for U.S. Appl. No. 13/028,144, 4 pgs.
Tat, Binh C., Office Action received from the USPTO dated Jan. 2, 2015 for U.S. Appl. No. 13/948,094, 187 pgs.
Wang, Chi-Chang, et al., “Efficiency Improvement in Charge Pump Circuits”, IEEE Journal of Solid-State Circuits, vol. 32, No. 6, Jun. 1997, pp. 852-860.
Cherne, et al., U.S. Statutory Invention Registration No. H1435, published May 2, 1995.
Hiramoto, Toshiro, et al., “Low Power and Low Voltage MOSFETs with Variable Threshold Voltage Controlled by Back-Bias”, IEICE Trans. Electron, vol. E83-C, No. 2, Feb. 2000, pp. 161-169.
Su, Pin, et al., “On the Body-Source Built-In Potential Lowering of SOI MOSFETs”, IEEE Electron Device Letters, vol. 24, No. 2, Feb. 2003, pp. 90-92.
Yang, Min, “Sub-100nm Vertical MOSFET's with Si1-x-y GexCy Source/Drains”, a dissertation presented to the faculty of Princeton University, Jun. 2000, 272 pgs.
Ytterdal, T., et al., “MOSFET Device Physics and Operation”, Device Modeling for Analog and RF CMOS Circuit Design, 2003 John Wiley & Sons, Ltd., 46 pgs.
Sudhama, et al., “Compact Modeling and Circuit Impact of a Novel Frequency Dependence of Capacitance in RF MOSFETs”, Nano Science and Technology Institute, Technical Proceedings of the 2001 Int'l Conference of Modeling and Simulation of Microsystems. 2001.
Casu, et al., “Comparative Analysis of PD-SOI Active Body-Biasing Circuits”, IEEE Int'l SOI Conference, Oct. 2000, pp. 94-95.
Cho, et al., “Comparative Assessment of Adaptive Body-Bias SOI Pass-Transistor Logic”, Fourth Int'l Symposium on Quality Electronic Design, Mar. 2003, pp. 55-60.
Chan, et al., “Comparative Study of Fully Depleted and Body-Grounded Non Fully Depleted SOI MOSFET's for High Performance Analog and Mixed Signal Circuits”, IEEE Transactions on Electron Devices, vol. 42, No. 11, Nov. 1995, pp. 1975-1981.
Tseng, et al. “Comprehensive Study on AC Characteristics in SOI MOSFETs for Analog Applications”, 1998 Symposium on VLSI Technology Digest of Technical Papers, Jun. 1998.
Pelella, et al., “Control of Off-State Current in Scaled PD/SOI CMOS Digital Circuits”, Proceedings IEEE Int'l SOI Conference, Oct. 1998, pp. 147-148.
Assaderaghi, “DTMOS: Its Derivatives and Variations, and Their Potential Applications”, The 12th Int'l Conference on Microelectronics, Nov. 2000, pp. 9-10.
Lindert, et al. “Dynamic Threshold Pass-Transistor Logic for Improved Delay at Lower Power Supply Voltages”, IEEE Journal of Solid-State Circuits, vol. 34, No. 1, Jan. 1999, pp. 85-89.
Drake, et al., “Dynamic-Threshold Logic for Low Power VLSI Design”, www.research.ibm.com/acas, 2001.
Wei, et al., “Effect of Floating-Body Charge on SOI MOSFET Design”, IEEE Transaction on Electron Devices, vol. 45, No. 2, Feb. 1998.
Duyet, et al., “Effects of Body Reverse Pulse Bias on Geometric Component of Charge Pumping Current in FD SOI MOSFETs”, Proceedings IEEE Int'l SOI Conference, Oct. 1998, pp. 79-80.
Krishnan, “Efficacy of Body Ties Under Dynamic Switching Conditions in Partially Depleted SOI CMOS Technology”, Proceedings IEEE Int'l SOI Conference, Oct. 1997, pp. 140-141.
Lu, et al., “Floating Body Effects in Partially Depleted SOI CMOS Circuits”, ISPLED, Aug. 1996, pp. 1-6.
Ueda, et al., “Floating Body Effects on Propagation Delay in SOI/CMOS LSIs”, IEEE SOI Conference, Oct. 1996, pp. 142-143.
Matsumoto, et al., “Fully Depleted 30-V-Class Thin Film SOI Power MOSFET”, IEDM 95-979, 1995, pp. 38.6.1-38.6.4.
Assaderaghi, et al., “History Dependence of Non-Fully Depleted (NFD) Digital SOI Circuits”, 1996 Symposium on VLSI Technology Digest of Technical Papers 13.1, 1996, pp. 122-123.
Damiano, et al., “Integrated Dynamic Body Contact for H Gate PD SOI MOSFETs for High Performance/Low Power”, IEEE SOI Conference, Oct. 2004, pp. 115-116.
Tat, International Search Report and Written Opinion received from USRO dated Jul. 3, 2008 for related appln. No. PCT/US06/36240.
Rauly, et al., “Investigation of Single and Double Gate SOI MOSFETs in Accumulation Mode for Enhanced Performances and Reduced Technological Drawbacks”, Proceedings 30th European Solid-State Device Research Conference, Sep. 2000, pp. 540-543.
Morishita, et al., “Leakage Mechanism Due to Floating Body and Countermeasure on Dynamic Retention Mode of SOI-DRAM”, 1995 Symposium on VLSI Technology Digest of Technical Papers, Apr. 1995, pp. 141-142.
Keys, “Low Distortion Mixers or RF Communications”, Ph.D. Thesis, University of California-Berkeley, 1995.
Chen, et al., “Low Power, Multi-Gigabit DRAM Cell Design Issues Using SOI Technologies”, http://bwrc.eecs.berkeley.edu/people/grad—students/chenff/reports, May 1999.
Pelella, et al., “Low-Voltage Transient Bipolar Effect Induced by Dynamic Floating-Body Charging in Scaled PD/SOI MOSFET's”, IEEE Electron Device Letters, vol. 17, No. 5, May 1996.
Wei, “Measurement and Modeling of Transient Effects in Partially Depleted SOI MOSFETs”, M.S. Thesis, MIT, Jul. 1996.
Shoucair, “Modeling, Decoupling and Supression of MOSFET Distortion Components”, IEEE Proceeding Circuit Devices Systems, vol. 146, No. 1, Feb. 1999.
Tat, Notice of Allowance received from USPTO dated Sep. 16, 2010 for related U.S. Appl. No. 11/520,912.
Tat, Office Action received from USPTO dated Dec. 10, 2009 for related U.S. Appl. No. 11/520,912.
Shingleton, Office Action received from USPTO dated Jan. 19, 2010 for related U.S. Appl. No. 11/881,816.
Tat, Office Action received from USPTO dated Jul. 8, 2009 for related U.S. Appl. No. 11/520,912.
Tat, Office Action received from USPTO dated Sep. 15, 2008 for related U.S. Appl. No. 11/520,912.
Shahidi, et al., “Partially Depleted SOI Technology for Digital Logic”, IEEE Int'l Solid-State Circuits Conference, 1999, pp. 426-427.
Stuber, et al., Photocopy of an amendment that was filed with the USPTO dated Mar. 16, 2009 for related U.S. Appl. No. 11/520,912.
Stuber, et al., Photocopy of an amendment that was filed with the USPTO dated Sep. 8, 2009 for related U.S. Appl. No. 11/520,912.
Fuse, et al., “A 0.5V 200MHz 1-Stage 32b ALU Using a Body Bias Controlled SOI Pass-Gate Logic”, IEEE Int'l Solid-State Circuits Conference, Feb. 1997.
Douseki, et al., “A 0.5-V MTCMOS/SIMOX Logic Gate”, IEEE Journal of Solid-State Circuits, vol. 32, No. 10, Oct. 1997.
Douseki, et al., “A 0.5v SIMOX-MTMCOS Circuit with 200ps Logic Gate”, IEEE Int'l Solid-State Circuits Conference, 1996, pp. 84-85, 423.
Shimomura, et al., “A 1-V 46-ns 16-mb SOI-DRAM with Body Control Technique”, IEEE Journal of Solid-State Circuits, vol. 32, No. 11, Nov. 1997, pp. 1712-1720.
Ueda, et al., “A CAD Compatible SOI/CMOS Gate Array Having Body Fixed Partially Depleted Transistors”, IEEE Int'l Solid-State Circuits Conference, Feb. 8, 1997, pp. 288-289.
Eschenbach, Communication from the EPO dated Feb. 4, 2009 for related appln. No. 06786943.8, 101 pgs.
Kuang, et al., “A Dynamic Body Discharge Technique for SOI Circuit Applications”, IEEE Int'l SOI Conference, Oct. 1999, pp. 77-78.
Assaderaghi, et al., “A Dynamic Threshold Voltage MOSFET (DTMOS) for Ultra-Low Voltage Operation”, Int'l Electron Devices Meeting, Dec. 1994, pp. 809-812.
Kuang, et al., “A Floating-Body Charge Monitoring Technique for Partially Depleted SOI Technology”, Int'l Journal of Electronics, vol. 91, No. 11, Nov. 2004, pp. 625-637.
Gil, et al., “A High Speed and Low Power SOI Inverter Using Active Body-Bias”, Proceedings Int'l Symposium on Low Power Electronics and Design, Aug. 1998, pp. 59-63.
Gil, et al., “A High Speed and Low Power SOI Inverter Using Active Body-Bias”, Solid-State Electronics, vol. 43, 1999, pp. 791-799.
Kuang, et al., “A High-Performance Body-Charge-Modulated SOI Sense Amplifier”, IEEE Int'l SOI Conference, Oct. 2000, pp. 100-101.
Madihian, et al., “CMOS RF ICs for 900MHz-2.4GHz Band Wireless Communication Networks”, IEEE Radio Frequency Integrated Circuits Symposium, 1999, pp. 13-16.
Chung, et al., “A New SOI Inverter for Low Power Applications”, IEEE SOI Conference, Oct. 1996, pp. 20-21.
Chung, et al., “A New SOI Inverter Using Dynamic Threshold for Low-Power Applications”, IEEE Electron Device Letters, vol. 18, No. 6, Jun. 1997, pp. 248-250.
Chung, et al., “A New SOI MOSFET Structure with Junction Type Body Contact”, Int'l Electron Device Meeting (IEDM) Technical Digest, 1999, pp. 59-62.
Terauchi, et al., “A Novel 4T SRAM Cell Using “Self-Body-Biased” SOI MOSFET Structure Operating at 0.5 Volt”, IEEE Int'l SOI Conference, Oct. 2000, pp. 108-109.
Wang, et all., “A Novel Low-Voltage Silicon-On-Insulator (SOI) CMOS Complementary Pass-Transistor Logic (CPL) Circuit Using Asymmetrical Dynamic Threshold Pass-Transistor (ADTPT) Technique”, Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems, Aug. 2000, pp. 694-697.
Das, et al., “A Novel Sub-1 V High Speed Circuit Design Technique in Partially Depleted SOI-CMOS Technology with Ultra Low Leakage Power”, Proceedings of the 28th European Solid-State Circuits Conference, Sep. 2002, pp. 24-26.
Das, et al., “A Novel Sub-1 V High Speed Circuit Design Technique in Partially Depleted SOI-CMOS Technology with Ultra Low Leakage Power”, Proceedings of the 28th European Solid-State Circuits Conference, Sep. 2002, pp. 267-270.
Kanda, et al., “A Si RF Switch MMIC for the Cellular Frequency Band Using SOI-CMOS Technology”, Institute of Electronics, Information and Communication Engineers Technical Report, vol. 100, No. 152, Jun. 2000, pp. 79-83.
Tseng, et al., “Characterization of Floating Body and Body-Grounded Thin Film Silicon-on-Insulator MOSFETs for Analog Circuit Applications”, Ph.D. Thesis, UCLA, 1999, pp. All.
Nakatani, “A Wide Dynamic Range Switched-LNA in SiGe BICMOS”, IEEE Radio Frequency Integrated Circuits Symposium, 2001, pp. 223-226.
Tseng, et al., “AC Floating-Body Effects and the Resultant Analog Circuit Issues in Submicron Floating body and Body-Grounded SOI MOSFET's”, IEEE Transactions on Electron Devices, vol. 46, No. 8, Aug. 1999, pp. All.
Tseng, et al., “AC Floating-Body Effects in Submicron Fully Depleted (FD) SOI nMOSFET's and the Impact on Analog Applications”, IEEE Electron Devices, vol. 19, No. 9, Sep. 1998, pp. 351-353.
Wada, et al., “Active Body-Bias SOI-CMOS Driver Circuits”, Symposium on VLSI Circuits Digest of Technical Papers, 1997, pp. 29-30.
Stuber, et al., Amendment filed in the USPTO dated Jun. 10, 2010 for related U.S. Appl. No. 11/520,912, 28 pgs.
Saccamango, et al., An SOI Floating Body Charge Monitor Technique, IEEE Int'l SOI Conference, Oct. 2000, pp. 88-89.
Koh, et al., “Body-Contacted SOI MOSFET Structure with Fully Bulk CMOS Compatible Layout and Process”, IEEE Electron Device Letters, vol. 18, No. 3, Mar. 1997, pp. 102-104.
Dunga, “Analysis of Floating Body Effects in Thin Film SOI MOSFET's Using the GIDL Current Technique”, Proceedings of the 8th Int'l Symposium on Physical and Failure Analysis of Integrated Circuits, 2001, pp. 254-257.
Gautier, et al., “Body Charge Related Transient Effects in Floating Body SOI NMOSFETs”, IEDM Tech. Digest, 1995, pp. 623-626.
Koh, et al., “Body-Contracted SOI MOSFET Structure and its Application to DRAM”, IEEE Transactions on Electron Devices, vol. 45, No. 5, May 1998, pp. 1063-1070.
Nguyen, Niki Hoang, Final Office Action received from the USPTO dated Jan. 22, 2015 for U.S. Appl. No. 13/850,251, 245 pgs.
Nguyen, Niki Hoang, Notice of Allowance received from the USPTO dated Feb. 13, 2015 for U.S. Appl. No. 14/198,315, 215 pgs.
Tran, Pablo N., Office Action received from the USPTO dated Feb. 24, 2015 for U.S. Appl. No. 14/177,062, 5 pgs.
Stuber, et al., Response/Amendment filed in the USPTO dated Mar. 2, 2015 for U.S. Appl. No. 13/948,094, 11 pgs.
European Patent Office, Invitation pursuant to Rule 63(1) EPC received from the EPO dated Mar. 3, 2015 for appln. No. 14182150.4, 3 pgs.
Tat, Binh C., Office Action received from the USPTO dated Mar. 27, 2015 for U.S. Appl. No. 13/948,094, 23 pgs.
Numata, et al., “A +2.4/0 V Controlled High Power GaAs SPDT Antenna Switch IC for GSM Application”, IEEE Radio Frequency Integrated Circuits Symposium, 2002, pp. 141-144.
Tinella, et al., “A 0.7dB Insertion Loss CMOS—SOI Antenna Switch with More than 50dB Isolation over the 2.5 to 5GHz Band”, Proceeding of the 28th European Solid-State Circuits Conference, 2002, pp. 483-486.
Ohnakado, et al., “A 1.4dB Insertion Loss, 5GHz Transmit/Receive Switch Utilizing Novel Depletion-Layer Extended Transistors (DETs) in 0.18um CMOS Process”, Symposium on VLSI Circuits Digest of Technical Papers, 2002, pp. 162-163.
Nakayama, et al., “A 1.9 GHz Single-Chip RF Front-End GaAs MMIC with Low-Distortion Cascade FET Mixer for Personal Handy-Phone System Terminals”, IEEE, 1998, pp. 101-104.
McGrath, et al., “A 1.9-GHz GaAs Chip Set for the Personal Handyphone System”, IEEE Transaction on Microwave Theory and Techniques, 1995, pp. 1733-1744.
Nakayama, et al., “A 1.9GHz Single-Chip RF Front End GaAs MMIC for Personal Communications”, Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1996, pp. 69-72.
Nakayama, et al., “A 1.9GHz Single-Chip RF Front End GaAs MMIC with Low-Distortion Cascode FET Mixer for Personal Handy-Phone System Terminals”, Radio Frequency Integrated Circuits Symposium, 1998, pp. 205-208.
Gu, et al., “A 2.3V PHEMT Power SP3T Antenna Switch IC for GSM Handsets”, IEEE GaAs Digest, 2003, pp. 48-51.
Darabi, et al., “A 2.4GHz CMOS Transceiver for Bluetooth”, IEEE, 2001, pp. 89-92.
Huang, et al., “A 2A-GHz Single-Pole Double Throw T/R Switch with 0.8-dB Insertion Loss Implemented in a CMOS Process”, Silicon Microwave Integrated Circuits and Systems Research, 2001, pp. 1-4.
Huang, et al., “A 2A-GHz Single-Pole Double Throw T/R Switch with 0.8-dB Insertion Loss Implemented in a CMOS Process (slides)”, Silicon Microwave Integrated Circuits and Systems Research, 2001, 4 pgs.
Yamamoto, et al., “A 2.4GHz Band 1.8V Operation Single Chip Si-CMOS T/R MMIC Front End with a Low Insertion Loss Switch”, IEEE Journal of Solid-State Circuits, vol. 36, No. 8, Aug. 2001, pp. 1186-1197.
Kawakyu, et al., “A 2-V Operation Resonant Type T/R Switch with Low Distortion Characteristics for 1.9GHz PHS”, IEICE Trans Electron, vol. E81-C, No. 6, Jun. 1998, pp. 862-867.
Huang, et al., “A 900-MHz T/R Switch with a 0.8-dB Insertion Loss Implemented in a 05-um CMOS Process”, IEEE Custom Integrated Circuits Conference, 2000, pp. 341-344.
Valeri, et al., “A Composite High Voltage Device Using Low Voltage SOI MOSFET's”, IEEE, 1990, pp. 169-170.
Miyatsuji, et al., “A GaAs High Power RF Single Pole Double Throw Switch IC for Digital Mobile Communication System”, IEEE International Solid-State Circuits Conference, 1994, pp. 34-35.
Miyatsuji, et al., “A GaAs High Power RF Single Pole Dual Throw Switch IC for Digital Mobile Communication System”, IEEE Journal of Solid-State Circuits, 1995, pp. 979-983.
Puechberty, et al., “A GaAs Power Chip Set for 3V Cellular Communications”, 1994.
Yamamoto, et al., “A GaAs RF Transceiver IC for 1.9GHz Digital Mobile Communication Systems”, ISSCC96, 1996, pp. 340-341, 469.
Choumei, et al., “A High Efficiency, 2V Single Supply Voltage Operation RF Front End MMIC for 1.9GHz Personal Handy Phone Systems”, IEEE, 1998, pp. 73-76.
Schindler, et al., “A High Power 2-18 GHz T/R Switch”, IEEE Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1990, pp. 119-122.
Gu, et al., “A High Power DPDT MMIC Switch for Broadband Wireless Applications”, IEEE MTT-S Digest, 2003, pp. 173-176.
Gu, et al., “A High Performance GaAs SP3T Switch for Digital Cellular Systems”, IEEE MTT-S Digest, 2001, pp. 241-244.
Numata, et al., “A High Power Handling GSM Switch IC with New Adaptive Control Voltage Generator Circuit Scheme”, IEEE Radio Frequency Integrated Circuits Symposium, 2003, pp. 233-236.
Madihian, et al., “A High Speed Resonance Type FET Transceiver Switch for Millimeter Wave Band Wireless Networks”, 26th EuMC, 1996, pp. 941-944.
Tokumitsu, et al., “A Low Voltage High Power T/R Switch MMIC Using LC Resonators”, IEEE Transactions on Microwave Theory and Techniques, 1995, pp. 997-1003.
Colinge, et al., “A Low Voltage Low Power Microwave SOI MOSFET”, IEEE International SOI Conference, 1996, pp. 128-129.
Johnson, et al., “A Model for Leakage Control by MOS Transistor Stacking”, ECE Technical Papers, 1997, pp. 1-28.
Matsumoto, et al., “A Novel High Frequency Quasi-SOI Power MOSFET for Multi-Gigahertz Application”, IEEE, 1998, pp. 945-948.
Giugni, “A Novel Multi-Port Microwave/Millimeter-Wave Switching Circuit”, Microwave Conference, 2000.
Caverly, “A Project Oriented Undergraduate CMOS Analog Microelectronic System Design Course”, IEEE, 1997, pp. 87-88.
Harjani, et al., “A Prototype Framework for Knowledge Based Analog Circuit Synthesis”, IEEE Design Automation Conference, 1987, pp. 42-49.
DeRossi, et al., “A Routing Switch Based on a Silicon-on-Insulator Mode Mixer”, IEEE Photonics Technology Letters, 1999, pp. 194-196.
Caverly, et al., “A Silicon CMOS Monolithic RF and Microwave Switching Element”, 27th European Microwave Conference, 1997, pp. 1046-1051.
Valeri, et al., “A Silicon-on-Insulator Circuit for High Temperature, High-Voltage Applications”, IEEE, 1991, pp. 60-61.
Yamamoto, et al., “A Single-Chip GaAs RF Transceiver for 1.9GHz Digital Mobile Communication Systems”, IEEE Journal of Solid-State Circuits, 1996.
Tsutsumi, et al., “A Single Chip PHS Front End MMIC with a True Single +3 Voltage Supply”, IEEE Radio Frequency Integrated Circuits Symposium, 1998, pp. 105-108.
Wambacq, et al., “A Single Package Solution for Wireless Transceivers”, IEEE, 1999, pp. 1-5.
Eggert, et al., A SOI-RF-CMOS Technology on High Resistivity SIMOX Substrates for Microwave Applications to 5 GHz, IEEE Transactions on Electron Devices, 1997, pp. 1981-1989.
Szedon, et al., “Advanced Silicon Technology for Microwave Circuits”, Naval Research Laboratory, 1994, pp. 1-110.
Heller, et al., “Cascode Voltage Switch Logic: A Different CMOS Logic Family”, IEEE International Solid-State Circuits Conference, 1984, pp. 16-17.
Pylarinos, “Charge Pumps: An Overview”, Proceedings of the IEEE International Symposium on Circuits and Systems, 2003, pp. 1-7.
Doyama, “Class E Power Amplifier for Wireless Transceivers”, University of Toronto, 1999, pp. 1-9.
“CMOS Analog Switches”, Harris, 1999, pp. 1-9.
“CMOS SOI RF Switch Family”, Honeywell, 2002, pp. 1-4.
“CMOS SOI Technology”, Honeywell, 2001, pp. 1-7.
Analog Devices, “CMOS, Low Voltage RF/Video, SPST Switch”, Analog Devices, inc., 1999, pp. 1-10.
Eggert, et al., “CMOS/SIMOX-RF-Frontend for 1.7GHz”, Solid State Circuits Conference, 1996.
Yamamoto, et al., “Design and Experimental Results of a 2V-Operation Single-Chip GaAs T/R MMIC Front-End for 1.9GHz Personal Communications”, IEEE, 1998, pp. 7-12.
Savla, “Design and Simulation of a Low Power Bluetooth Transceiver”, The University of Wisconsin, 2001, pp. 1-90.
Henshaw, “Design of an RF Transceiver”, IEEE Colloquium on Analog Signal Processing, 1998.
Baker, et al., “Designing Nanosecond High Voltage Pulse Generators Using Power MOSFET's”, Electronic Letters, 1994, pp. 1634-1635.
Caverly, “Development of a CMOS Cell Library for RF Wireless and Telecommunications Applications”, VLSI Symposium, 1998.
Caverly, “Distortion Properties of Gallium Arsenide and Silicon RF and Microwave Switches”, IEEE, 1997, pp. 153-156.
Colinge, “Fully Depleted SOI CMOS for Analog Applications”, IEEE Transactions on Electron Devices, 1998, pp. 1010-1016.
Flandre, et al. “Fully Depleted SOI CMOS Technology for Low Voltage Low Power Mixed Digital/Analog/Microwave Circuits”, Analog Integrated Circuits and Signal Processing, 1999, pp. 213-228.
Yamao, “GaAs Broadband Monolithic Switches”, 1986, pp. 63-71.
Gopinath, et al., “GaAs FET RF Switches”, IEEE Transactions on Electron Devices, 1985, pp. 1272-1278.
HI-5042 thru HI-5051 Datasheet, Harris Corporation, 1999.
Eisenberg, et al., “High Isolation 1-20GHz MMIC Switches with On-Chip Drivers”, IEEE Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1989, pp. 41-45.
Shifrin et al., “High Power Control Components Using a New Monolithic FET Structure”, IEEE Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1988, pp. 51-56.
Kohama, et al., “High Power DPDT Antenna Switch MMIC for Digital Cellular Systems”, GaAs IC Symposium, 1995, pp. 75-78.
Kohama, et al., “High Power DPDT Antenna Switch MMIC for Digital Cellular Systems”, IEEE Journal of Solid-State Circuits, 1996, pp. 1406-1411.
Yun, et al., “High Power-GaAs MMIC Switches wtih Planar Semi-Insulated Gate FETs (SIGFETs)”, International Symposium on Power Semiconductor Devices & ICs, 1990, pp. 55-58.
Caverly, “High Power Gallium Nitride Devices for Microwave and RF Control Applications”, 1999, pp. 1-30.
Caverly, “High Power Gallium Nitride Devices for Microwave and RF Control Applications”, 2000, pp. 1-33.
Masuda, et al., “High Power Heterojunction GaAs Switch IC with P-1dB of more than 38dBm for GSM Application”, IEEE, 1998, pp. 229-232.
De Boer, et al., “Highly Integrated X-Band Multi-Function MMIC with Integrated LNA and Driver Amplifier”, TNO Physics and Electronics Laboratory, 2002, pp. 1-4.
Kanda, et al., “High Performance 19GHz Band GaAs FET Switches Using LOXI (Layerd Oxide Isolation)—MESFETs”, IEEE, 1997, pp. 62-65.
Uda, et al., “High-Performance GaAs Switch IC's Fabricated Using MESFET's with Two Kinds of Pinch-Off Voltages and a Symmetrical Pattern Configuration”, IEEE Journal of Solid-State Circuits, vol. 29, No. 10, Oct. 1994, pp. 1262-1269.
Uda, et al., “High Performance GaAs Switch IC's Fabricated Using MESFETs with Two Kinds of Pinch Off Voltages”, IEEE GaAs IC Symposium, 1993, pp. 247-250.
Armijos, “High Speed DMOS FET Analog Switches and Switch Arrays”, Temic Semiconductors 1994, pp. 1-10.
Katzin, et al., “High Speed 100+ W RF Switches Using GaAs MMICs”, IEEE Transactions on Microwave Theory and Techniques, 1992, pp. 1989-1996.
Honeywell, “Honeywell SPDT Absorptive RF Switch”, Honeywell, 2002, pp. 1-6.
Honeywell, “Honeywell SPDT Reflective RF Switch”, Honeywell Advance Information, 2001, pp. 1-3.
Larson, “Integrated Circuit Technology Options for RFIC's—Present Status and Future Directions”, IEEE Journal of Solid-State Circuits, 1998, pp. 387-399.
Burghartz, “Integrated RF and Microwave Components in BiCMOS Technology”, IEEE Transactions on Electron Devices, 1996, pp. 1559-1570.
Kelly, “Integrated Ultra CMIS Designs in GSM Front End”, Wireless Design Magazine, 2004, pp. 18-22.
Bonkowski, et al., “Integraton of Triple Band GSM Antenna Switch Module Using SOI CMOS”, IEEE Radio Frequency Integrated Circuits Symposium, 2004, pp. 511-514.
Marenk, et al., “Layout Optimization of Cascode RF SOI Transistors”, IEEE International SOI Conference, 2001, pp. 105-106.
Suematsu, et al., “L-Band Internally Matched Si-MMIC Front End”, IEEE, 1996, pp. 2375-2378.
Adan, et al., “Linearity and Low Noise Performance of SOIMOSFETs for RF Applications”, IEEE International SOI Conference, 2000, pp. 30-31.
Gu, et al., “Low Insertion Loss and High Linearity PHEMT SPDT and SP3T Switch Ics for WLAN 802.11a/b/g Application”, 2004 IEEE Radio Frequency Integrated Circuits Symposium, 2004, pp. 505-508.
Koudymov, et al., “Low Loss High Power RF Switching Using Multifinger AlGaN/GaN MOSHFETs”, University of South Carolina Scholar Commons, 2002, pp. 449-451.
Abidi, “Low Power Radio Frequency IC's for Portable Communications”, IEEE, 1995, pp. 544-569.
De La Houssaye, et al., “Microwave Performance of Optically Fabricated T-Gate Thin Film Silicon on Sapphire Based MOSFET's”, IEEE Electron Device Letters, 1995, pp. 289-292.
Smuk, et al., “Monolithic GaAs Multi-Throw Switches with Integrated Low Power Decoder/Driver Logic”, 1997, IEEE Radio Frequency Integrated Circuits.
McGrath, et al., “Multi Gate FET Power Switches”, Applied Microwave, 1991, pp. 77-88.
Smuk, et al., “Multi-Throw Plastic MMIC Switches up to 6GHz with Integrated Positive Control Logic”, IEEE, 1999, pp. 259-262.
Razavi, “Next Generation RF Circuits and Systems”, IEEE, 1997, pp. 270-282.
Gould, et al., “NMOS SPDT Switch MMIC with >48dB Isolation and 30dBm IIP3 for Applications within GSM and UMTS Bands”, Bell Labs, 2001, pp. 1-4.
Caverly, “Nonlinear Properties of Gallium Arsenide and Silicon FET-Based RF and Microwave Switches”, IEEE, 1998, pp. 1-4.
McGrath, et al., “Novel High Performance SPDT Power Switches Using Multi-Gate FET's”, IEEE, 1991, pp. 839-842.
Suematsu, “On-Chip Matching Si-MMIC for Mobile Communication Terminal Application”, IEEE, 1997, pp. 9-12.
Caverly, et al., “On-State Distortion in High Electron Mobility Transistor Microwave and RF Switch Control Circuits”, IEEE Transactions on Microwave Theory and Techniques, 2000, pp. 98-103.
“Radiation Hardened CMOS Dual DPST Analog Switch”, Intersil, 1999, pp. 1-2.
Newman, “Radiation Hardened Power Electronics”, Intersil Corporation, 1999, pp. 1-4.
“RF & Microwave Device Overview 2003—Silicon and GaAs Semiconductors”, NEC, 2003.
“RF Amplifier Design Using HFA3046, HFA3096, HFA3127, HFA3128 Transistor Arrays”, Intersil Corporation, 1996, pp. 1-4.
“SA630 Single Pole Double Throw (SPDT) Switch”, Philips Semiconductors, 1997.
Narendra, et al., “Scaling of Stack Effects and its Application for Leakage Reduction”, ISLPED 2001, 2001, pp. 195-200.
Huang, “Schottky Clamped MOS Transistors for Wireless CMOS Radio Frequency Switch Application”, University of Florida, 2001, pp. 1-167.
Botto, et al., “Series Connected Soft Switched IGBTs for High Power, High Voltage Drives Applications: Experimental Results”, IEEE, 1997, pp. 3-7.
Baker, et al., “Series Operation of Power MOSFETs for High Speed Voltage Switching Applications”, American Institute of Physics, 1993, pp. 1655-1656.
Lovelace, et al., “Silicon MOSFET Technology for RF ICs”, IEEE, 1995, pp. 1238-1241.
“Silicon Wave SiW1502 Radio Modem IC”, Silicon Wave, 2000, pp. 1-21.
Johnson, et al., “Silicon-On-Sapphire MOSFET Transmit/Receive Switch for L and S Band Transceiver Applications”, Electronic Letters, 1997, pp. 1324-1326.
Reedy, et al., “Single Chip Wireless Systems Using SOI”, IEEE International SOI Conference, 1999, pp. 8-11.
Stuber, et al., “SOI CMOS with High Performance Passive Components for Analog, RF and Mixed Signal Designs”, IEEE International SOI Conference, 1998, pp. 99-100.
Fukuda, et al., “SOI CMOS Device Technology”, Special Edition on 21st Century Solutions, 2001, pp. 54-57.
Kusunoki, et al., “SPDT Switch MMIC Using E/D Mode GaAs JFETs for Personal Communications”, IEEE GaAs IC Symposium, 1992, pp. 135-138.
Caverly, et al., “Spice Modeling of Microwave and RF Control Diodes”, IEEE, 2000, pp. 28-31.
Baker, et al., “Stacking Power MOSFETs for Use in High Speed Instrumentation”, American Institute of Physics, 1992, pp. 5799-5801.
Sanders, “Statistical Modeling of SOI Devices for the Low Power Electronics Program”, AET, Inc., 1995, pp. 1-109.
Karandikar, et al., “Technology Mapping for SOI Domino Logic Incorporating Solutions for the Parasitic Bipolar Effect”, ACM, 2001, pp. 1-14.
Huang, et al., “TFSOI Can It Meet the Challenge of Single Chip Portable Wireless Systems”, IEEE International SOI Conference, 1997, pp. 1-3.
Devlin, “The Design of Integrated Switches and Phase Shifters”, 1999.
Hess, et al., “Transformerless Capacitive Coupling of Gate Signals for Series Operation of Power MOS Devices”, IEEE, 1999, pp. 673-675.
“uPG13xG Series L-Band SPDT Switch GaAs MMIC”, NEC, 1996, pp. 1-30.
Reedy, et al., “UTSi CMOS: A Complete RF SOI Solution”, Peregrine Semiconductor, 2001, pp. 1-6.
Hittite Microwave, “Wireless Symposium 2000 is Stage for New Product Introductions”, Hittite Microwave, 2000, pp. 1-8.
Montoriol, et al., “3.6V and 4.8V GSM/DCS1800 Dual Band PA Application with DECT Capability Using Standard Motorola RFICs”, 2000, pp. 1-20.
Brindle, et al., Response filed in the EPO for related appln. Mo. 06814836.0-1235 dated Oct. 12, 2010.
Matloubian, “Smart Body Contact for SOI MOSFETs”, 1989 IEEE SOS/SOI Technology Conference, Oct. 1999, pp. 128-129.
Chuang, et al., “SOI for Digital CMOS VLSI Design: Design Consideration and Advances”, Proceedings of the IEEE, vol. 86, No. 4, Apr. 1998, pp. 689-720.
Kuge, et al., “SOI-DRAM Circuit Technologies for Low Power High Speed Multigiga Scale Memories”, IEEE Journal of Solid-State Circuits, vol. 31, No. 4, Apr. 1996, pp. 586-591.
Morena, Supplementary European Search Report dated Feb. 17, 2010 relating to appln. No. 06814836.0.
Duyet, et al., “Suppression of Geometric Component of Charge Pumping Current in Thin Film Silicon on Insulator Metal-Oxide-Semiconductor Field-Effect Transistors”, Japanese Journal of Applied Physics, vol. 37, Jul. 1998, pp. L855-L858.
Casu, et al., “Synthesis of Low-Leakage PD-SOI Circuits with Body Biasing”, Int'l Symposium on Low Power Electronics and Design, Aug. 2001, pp. 287-290.
Wang, et al., “Threshold Voltage Instability at Low Temperatures in Partially Depleted Thin Film SOI MOSFET's”, 1990 IEEE SOS/SOI Technology Conference, Oct. 1990, pp. 91-92.
Shimomura, et al., “TP 4.3: A 1V 46ns 16Mb SOI-DRAM with Body Control Technique”, 1997 IEEE Int'l Solid-State Circuits Conference, Feb. 1997.
Assaderaghi, et al, “Transient Pass-Transistor Leakage Current in SOI MOSFET's”, IEEE Electron Device Letters, vol. 18, No. 6, Jun. 1997, pp. 241-243.
Mashiko, et al., “Ultra-Low Power Operation of Partially-Depleted SOI/CMOS Integrated Circuits”, IEICE Transactions on Electronic Voltage, No. 11, Nov. 2000, pp. 1697-1704.
Das, et al., “Ultra-Low-Leakage Power Strategies for Sub-1 V VLSI: Novel Circuit Styles and Design Methodologies for Partially Depleted Silicon-on-Insulator (PD-SOI) CMOS Technology”, Proceedings of the 16th Int'l Conference on VLSI Design, 2003.
Pelloie, et al., “WP 25.2: SOI Technology Performance and Modeling”, 1999 IEEE Int'l Solid-State Circuits Conference, Feb. 1999.
Goldman, et al., “0.15um SOI DRAM Technology Incorporating Sub-Volt Dynamic Threshold Devices for Embedded Mixed-Signal & RF Circuits”, 2001 IEEE SOI Conference, Oct. 2001, pp. 97-98.
Hirota, et a., “0.5V 320MHz 8b Multiplexer/Demultiplexer Chips Based on a Gate Array with Regular-Structured DTMOS/SOI”, ISSCC, Feb. 1998, pp. 12.2-1-12.2-11.
Fuse, et al., “0.5V SOI CMOS Pass-Gate Logic”, 1996 IEEE Int'l Solid-State Circuits Conference, Feb. 1996, pp. 88-89,424.
Ajjkuttira, et al., “A Fully Integrated CMOS RFIC for Bluetooth Applications”, IEEE International Solid-State Circuits Conference, 2001, pp. 1-3.
Apel, et al., “A GaAs MMIC Transceiver for 2.45 GHz Wireless Commercial Products”, Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1994, pp. 15-18.
Caverly, et al., “CMOS RF Circuits for Integrated Wireless Systems”, IEEE, 1998, pp. 1-4.
Devlin, et al., “A 2.4 GHz Single Chip Transceiver”, Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1993, pp. 23-26.
Fiorenza, et al., “RF Power Performance of LDMOSFETs on SOI: An Experimental Comparison with Bulk Si MOSFETs”, IEEE Radio Frequency Integrated Circuits Symposium, 2001, pp. 43-46.
Giffard, et al., “Dynamic Effects in SOI MOSFETs”, IEEE SOS/SOI Technology Conference, Oct. 1991, pp. 160-161.
Imai, et al., “Novel High Isolation FET Switches”, IEEE Transactions on Microwave Theory and Techniques, 1996, pp. 685-691.
Ishida, et al., “A Low Power GaAs Front End IC with Current Reuse Configuration Using 0.15um Gate GaAs MODFETs”, IEEE, 1997, pp. 669-672.
Iwata, et al., “Gate Over Driving CMOS Architecture for 0.5V Single Power Supply Operated Devices”, IEEE, 1997, pp. 290-291, 473.
Kumar, et al., “A Simple High Performance Complementary TFSOI BiCMOS Technology with Excellent Cross-Talk Isolation”, 2000 IEEE International SOI Conference, 2000, pp. 142-143.
Kwok, “An X-Band SOS Resistive Gate Insulator Semiconductor (RIS) Switch”, IEEE Transactions on Electron Device, 1980, pp. 442-448.
Lee, “CMOS RF: (Still) No Longer an Oxymoron (Invited)”, IEEE Radio Frequency Integrated Circuits Symposium, 1999, pp. 3-6.
Madihian, et al., “A 2-V, 1-10GHz BiCMOS Transceiver Chip for Multimode Wireless Communications Networks”, IEEE, 1997, pp. 521-525.
McRory, et al., “Transformer Coupled Stacked FET Power Amplifier”, IEEE Journal of Solid State Circuits, vol. 34, No. 2, Feb. 1999, pp. 157-161.
Nagayama, et al., “Low Insertion Los DP3T MMIC Switch for Dual Band Cellular Phones”, IEEE Jounral of Solid State Circuits, 1999, pp. 1051-1055.
Nishijima, et al., “A High Performance Transceiver Hybrid IC for PHS Hand Set Operating with Single Positive Voltage Supply”, Microwave Symposium Digest, 1997, pp. 1155-1158.
O, et al. “CMOS Components for 802.11b Wireless LAN Applications”, IEEE Radio Frequency Integrated Circuits Symposium, 2002, pp. 103-106.
Peczalski, “RF/Analog/Digital SOI Technology GPS Receivers and Other Systems on a Chip”, IEEE Aerospace Conference Proceedings, 2002, pp. 2013-2017.
Shifrin, et al., “A New Power Amplifier Topology with Series Biasing and Power Combining of Transistors”, IEEE 1992 Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1992, pp. 39-41.
Shimura, et al., “High Isolation V-Band SPDT Switch MMIC for High Power Use”, IEEE MTT-S International Microwave Symposium Digest, 2001, pp. 245-248.
Uda, et al., “A High Performance and Miniturized Dual Use (antenna/local) GaAs SPDT Switch IC Operating at +3V/0V”, Microwave Symposium Digest, 1996, pp. 141-144.
Uda, et al., “High Performance GaAs Switch IC's Fabricated Using MESFETs with Two Kinds of Pinch Off Voltages and a Symmetrical Pattern Configuration”, IEEE Journal of Solid-State Circuits, 1994, pp. 1262-1269.
Ippoushi, “SOI Structure Avoids Increases in Chip Area and Parasitic Capacitance Enables Operational Control of Transistor Threshold Voltage”, Renesas Edge, vol. 2004.5, Jul. 2004, p. 15.
Park, “A Regulated, Charge Pump CMOS DC/DC Converter for Low Power Application”, 1998, pp. 1-62.
Hittite Microwave, Floating Ground SPNT MMIC Switch Driver Techniques, 2001.
Caverly, et al., “Gallium Nitride-Based Microwave and RF Control Devices”, 2001.
Sedra, et al., “Microelectronic Circuits”, University of Toronto, Oxford University Press, Fourth Edition, 1982,1987,1991,1998, pp. 374-375.
Bahl, “Lumped Elements for RF and Microwave Circuits”, Artech House, 2003, pp. 353-394.
“Positive Bias GaAs Multi-Throw Switches with Integrated TTL Decoders”, Hittite Microwave, 2000.
Drozdovsky, et al., “Large Signal Modeling of Microwave Gallium Nitride Based HFETs”, Asia Pacific Microwave Conference, 2001, pp. 248-251.
Ayasli, “Microwave Switching with GaAs FETs”, Microwave Journal, 1982, pp. 719-723.
Eron, “Small and Large Signal Analysis of MESETs as Switches” Microwave Journal, 1992.
“A Voltage Regulator for GaAs FETs”, Microwave Journal, 1995.
Slobodnik, et al., “Millimeter Wave GaAs Switch FET Modeling”, Microwave Journal, 1989.
Caverly, “Distortion in GaAs MESFET Switch Circuits”, 1994.
Chen, et al., “Dual-Gate GaAs FET: A Versatile Circuit Component for MMICs”, Microwave Journal, Jun. 1989, pp. 125-135.
Bullock, “Transceiver and System Design for Digital Communication”, Noble, 2000.
Crols, “CMOS Wireless Transceiver Design”, Kluwer Academic, 1997.
Hickman, “Practical RF Handbook”, Newnes, 1997.
Hagen, “Radio Frequency Electronics”, Cambridge University Press, 1996.
Kuo, et al., “Low-Voltage SOI CMOS VLSI Devices and Circuits”, Wiley Interscience, XP001090589, New York, 2001, pp. 57-60, 349-354.
Leenaerts, “Circuits Design for RF Transceivers” Kluwer Academic, 2001.
Johnson, “Advanced High-Frequency Radio Communication”, Artech House, 1997.
Larson, “RF and Microwave Circuit Design for Wireless Communications”, Artech House, 1996.
Misra, “Radio Frequency and Microwave Communication Circuits”, Wiley, 2001.
Pozar, “Microwave and RF Design of Wireless Systems”, Wiley, 2001.
Maas, “The RF and Microwave Circuit Design Cookbook”, Artech House, 1998.
Smith, “Modern Communication Systems”, McGraw-Hill, 1998.
Van Der Pujie, “Telecommunication Circuit Design”, Wiley, 2002.
Razavi, “RF Microelectronics”, Prentice-Hall, 1998.
Van Der Pujie, “Telecommunication Circuit Design”, Wiley, 1992.
Weisman, “The Essential Guide to RF and Wireless”, Prentice-Hall, 2000.
Wetzel, “Silicon-on-Sapphire Technology for Microwave Power Application”, University of California, San Diego, 2001.
Johnson, “Silicon-on-Sapphire Technology for Microwave Circuit Applications”, Dissertation, UCSD, 1997, pp. 1-184.
Barker, Communications Electronics—Systems, Circuits, and Devices, 1987, Prentice-Hall.
Carr, “Secrets of RF Circuit Design”, McGraw-Hill, 1997.
Couch, “Digital and Analog Communication Systems”, 2001, Prentice-Hall.
Couch, “Modern Telecommunication System”, Prentice-Hall, 1995.
Freeman, “Radio System Design for Telecommunications”, Wiley, 1997.
Gibson, “The Communication Handbook”, CRC Press, 1997.
Hanzo, “Adaptive Wireless Transceivers”, Wiley, 2002.
Itoh, “RF Technologies for Low Power Wireless Communications”, Wiley, 2001.
Lossee, “RF Systems, Components, and Circuits Handbook”, Artech House, 1997.
Miller, “Modern Electronic Communications”, Prentice-Hall, 1999.
Minoli, “Telecommunications Technology Handbook”, Artech House, 2003.
Morreale, “The CRC Handbook of Modern Telecommunication”, CRC Press, 2001.
Sayre, “Complete Wireless Design”, McGraw-Hill, 2001.
Schaper, “Communications, Computations, Control, and Signal Processing”, Kluwer Academic, 1997.
Shafi, “Wireless Communications in the 21st Century”, Wiley, 2002.
Willert-Porata, M, Advances in Microwave and Radio Frequency Processing, 8th International Conference on Microwave and High-Frequency Heating, Oct. 2009.
“An Ultra-Thin Silicon Technology that Provides Integration Solutions on Standard CMOS”, Peregrine Semiconductor, 1998.
Caverly, “Distortion in Microwave Control Devices”, 1997.
Masuda, et al., “RF Current Evaluation of ICs by MP-10L”, NEC Research & Development, vol. 40-41, 1999, pp. 253-258.
“Miniature Dual Control SP4T Switches for Low Cost Multiplexing”, Hittite Microwave, 1995.
Uda, “Miniturization and High Isolation of a GaAs SPDT Switch IC Mounted in Plastic Package”, 1996.
Marshall, et al., “SOI Design: Analog, Memory, and Digital Techniques”, Kluwer Academic Publishers, 2002.
Bernstein, et al., “SOI Circuit Design Concepts”, Springer Science + Business Media, 2000.
Brinkman, et al., Respondents' Notice of Prior Art, Investigation No. 337-TA-848, dated Aug. 31, 2012, 59 pgs.
Scheinberg, et al., “A Computer Simulation Model for Simulating Distortion in FET Resistors”, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 19, No. 9, Sep. 2000, pp. 981-989.
Streetman, et al., “Solid State Electronic Devices”, Microelectronics Research Center, Dept. of Electrical and Computer Engineering, The University of Texas at Austin, Chapter 6, 2004 by Pearson Education Inc., 4 pgs.
Tokumitsu, et al, “A Low-Voltage, High-Power T/R-Switch MMIC Using LC Resonators”, IEEE Transactions on Microwave Theory and Techniques, vol. 43, No. 5, May 1995, pp. 997-1003.
Adan, et al., “OFF-State Leakage Current Mechanisms in BulkSi and SOI MOSFETs and Their Impact on CMOS ULSIs Standby Current”, IEEE Transactions on Electron Devices, vol. 48, No. 9, Sep. 2001, pp. 2050-2057.
Chan, et al., “A Novel SOI CBiCMOS Compatible Device Structure for Analog and Mixed-Mode Circuits”, Dept. of EECS, University of California at Berkeley, IEEE 1995, pp. 40-43.
Street, A.M., “RF Switch Design”, The Institution of Electrical Engineers, 2000, pp. 4/1-4/7.
Adan, et al., “Linearity and Low-Noise Performance of SOI MOSFETs for RF Applications”, IEEE Transactions on Electron Devices, vol. 49, No. 5, May 2002, pp. 881-888.
Cristoloveanu, et al., “The Four-Gate Transistor”, Institute of Microelectronics, Electromagnetism and Photonics, ESSDERC 2001, pp. 323-326.
Ayasli, et al., “An X-Band 10 W Monolithic Transmit-Receive GaAs FET Switch”, Raytheon Research Division, 1982 IEEE, pp. 42-46.
Dufrene, et al., “The G4-FET: Low Voltage to High Voltage Operation and Performance”, Dept. of Electrical and Computer Engineering, The University of Tennessee, IEEE 2003, pp. 55-56.
Pucel, et al., “A Multi-Chip GaAs Monolithic Transmit/Receive Module for X-Band”, Research Division, Raytheon Company, 1982 IEEE MTT-S Digest, pp. 489-492.
Dufrene, et al., “Investigation of the Four-Gate Action in G4-FETs”, IEEE Transactions on Electron Devices, vol. 51, No. 11, Nov. 2004, pp. 1931-1935.
Ayasli, et al., “A Monolithic Single-Chip X-Band Four-Bit Phase Shifter”, IEEE Transactions on Microwave Theory and Techniques, vol. MTT-30, No. 12, Dec. 1982, pp. 2201-2206.
Akarvardar, et al., “Multi-Bias Dependence of Threshold Voltage, Subthreshold Swing, and Mobility in G4-FETs”, Institute of Microelectronics, Electromagnetism, and Photonics, IEEE 2003, pp. 127-130.
Lim, et al., “Partial SOI LDMOSFETs for High-Side Switching”, Dept. of Engineering, University of Cambridge, 1999 IEEE, pp. 149-152.
Akarvardar, et al., “Threshold Voltage Model of the SOI 4-Gate Transistor”, 2004 IEEE International SOI Conference, Oct. 2004, pp. 89-90.
Imam, et al., “A Simple Method to Determine the Floating-Body Voltage of SOI CMOS Devices”, IEEE Electron Device Letters, vol. 21, No. 1, Jan. 2000, pp. 21-23.
Allen, Thomas P., “Characterization and Modeling of Silicon-on-Insulator Field Effect Transistors”, Department of Electrical Engineering and Computer Science, MIT, May 20, 1999, 80 pgs.
Fung, et al., “Frequency Dispersion in Partially Depleted SOI MOSFET Output Resistance”, Proceedings 1996 IEEE International SOI Conference, Oct. 1996, pp. 146-147.
Chen, Suheng, “G4-FET Based Voltage Reference”, Masters Theses, University of Tennessee, Knoxville, Trace: Tennessee Research and Creative Exchange, May 2004, 57 pgs.
Zhu, et al., “Simulation of Suppression of Floating-Body Effect in Partially Depleted SOI MOSFET Using a Sil-xGex Dual Source Structure”, Materials Science and Engineering B 114-115 (2004), pp. 264-268.
Hieda, et al., Floating-Body Effect Free Concave SOI-MOSFETs (COSMOS), ULSI Research Center, Toshiba Corporation, IEEE 1991, pp. 26.2.1-26.2.4.
Ming, et al., “A New Structure of Silicon-on-Insulator Metal-Oxide-Semiconductor Field Effect Transistor to Suppress the Floating Body Effect”, Chin. Phys. Lett., vol. 20, No. 5 (2003), pp. 767-769.
Marks, Jeffery Earl, “SOI for Frequency Synthesis in RF Integrated Circuits”, Thesis submitted to North Carolina State University, 2003, 155 pgs.
Moye, et al., “A Compact Broadband, Six-Bit MMIC Phasor with Integrated Digital Drivers+”, IEEE 1990 Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1988 IEEE, pp. 123-126.
Smuk, et al. “Monolithic GaAs Multi-Throw Switches with Integrated Low-Power Decoder-Driver Logic”, Hittite Microwave Corporation, Jun. 1997, 4 pgs.
Han, et al., “A Simple and Accurate Method for Extracting Substrate Resistance of RF MOSFETs”, IEEE Electron Device Letters, vol. 23, No. 7, Jul. 2002, pp. 434-436.
Wei, et al., “Large-Signal Model of Triple-Gate MESFET/PHEMT for Switch Applications”, Alpha Industries, Inc., 1999 IEEE, pp. 745-748.
Soyuer, et al., “RF and Microwave Building Blocks in a Standard BiCMOS Technology”, IBM T.J. Watson Research Center, 1996 IEEE, pp. 89-92.
Mizutani, et al., “Compact DC-60-GHz HJFET MMIC Switches using Ohmic Electrode-Sharing Technology”, IEEE Transactions on Microwave Theory and Techniques, vol. 46, No. 11, Nov. 1998, pp. 1597-1603.
Ota, et al., “High Isolation and Low Insertion Loss Switch IC Using GaAs MESFETs”, IEEE Transactions on Microwave Theory and Techniques, vol. 43, No. 9, Sep. 1995, pp. 2175-2177.
Koo, Raymond, “RF Switches”, Univ. Toronto, Elec. and Computer Engineering Dept. 2001, 12 pgs.
Titus, et al. “A Silicon BICMOS Transceiver Front-End MMIC Covering 900 and 1900 MHZ Applications”, Hittite Microwave Corporation, IEEE 1996 Microwave and Millimeter-Wave Monolithic Circuits Symposium, pp. 73-75.
Rossek, Sacha, “Direct Optical Control of a Microwave Phase Shifter Using GaAs Field-Effect Transistors”, Communications Research Group, School of Electronic Engineering, Faculty of Technology, Middlesex University, Sep. 1998, 224 pgs.
Schindler, et al., “DC-20 GHZ N X M Passive Switches”, Raytheon Co., 1998 IEEE MTT-S Digest, pp. 1001-1005.
Houng, et al., “60-70 dB Isolation 2-19 GHz Switches”, Raytheon Electromagnetic Systems Division, 1989 IEEE, GaAs IC Symposium, pp. 173-176.
Schindler, et al., “DC-40 GHz and 20-40 GHz MMIC SPDT Switches”, IEEE Transactions of Electron Devices, vol. ED-34, No. 12, Dec. 1987, pp. 2595-2602.
Schindler, et al., “A 2-18 GHz Non-Blocking Active 2 X 2 Switch”, Raytheon Company, 1989 IEEE, GaAs IC Symposium, pp. 181-183.
Schindler, et al., “A Single Chip 2-20 GHz T/R Module” 1988 IEEE, IEEE 1990 Microwave and Millimeter-Wave Monolithic Circuits Symposium, pp. 99-102.
Bernkopf, et al., “A High Power K/Ka-Band Monolithic T/R Switch”, 1991 IEEE, IEEE 1991 Microwave and Millimeter-Wave Monolithic Circuits Symposium, pp. 15-18.
Schindler, et al., “DC-20 GHz N X M Passive Switches”, IEEE Transactions on Microwave Theory and Techniques, vol. 36, No. 12, Dec. 1988, pp. 1604-1613.
Patel, Reema, Final Office Action received from the USPTO dated Apr. 7, 2015 for U.S. Appl. No. 14/028,357, 159 pgs.
Tran, Pablo, Notice of Allowance received from the USPTO dated Oct. 26, 2012 for related U.S. Appl. No. 12/903,848, 14 pgs.
Stuber, et al., Supplemental Amendment filed in the USPTO dated Nov. 8, 2012 for related U.S. Appl. No. 13/028,144, 17 pgs.
Patel, Reema, Notice of Allowance received from the USPTO dated Dec. 3, 2012 for related U.S. Appl. No. 13/046,560, 9 pgs.
Tran, Pablo, Office Action received from the USPTO dated Dec. 18, 2012 for related U.S. Appl. No. 13/412,463, 6 pgs.
Aquilani, Dario, Communication pursuant to Articl 94(3) EPC dated Jan. 21, 2013 for related appln. No. 05763216.8, 4 pgs.
Peregrine Semiconductor Corporation, Reply filed in the EPO dated Jul. 29, 2013 or related appln. No. 05763216.8, 17 pgs.
Dang, Hung Q., Notice of Allowance received from the USPTO dated Jan. 25, 2013 for related U.S. Appl. No. 12/735,954, 42 pgs.
Brosa, Anna-Maria, European Search Report received from the EPO dated Feb. 1, 2013 for related appln. No. 12194187.6. 10 pgs.
Tran, Pablo, Notice of Allowance received from the USPTO dated Feb. 15, 2013 for related U.S. Appl. No. 12/903,848, 26 pgs.
Patel, Reema, Notice of Allowance received from the USPTO dated Mar. 15, 2013 for related U.S. Appl. No. 13/046,560, 10 pgs.
Tran, Pablo, Notice of Allowance received from the USPTO dated May 16, 2013 for related U.S. Appl. No. 12/903,848, 101 pgs.
Burgener, et al., Amendment filed in the USPTO dated May 20, 2013 for related U.S. Appl. No. 13/412,463, 6 pgs.
Peregrine Semiconductor Corporation, Response filed in the EPO dated May 23, 2013 for related appln. No. 09174085.2, 16 pgs.
Tran, Pablo N., Notice of Allowance received from the USPTO dated Jun. 6, 2013 for related U.S. Appl. No. 13/412,463, 142 pgs.
Englekirk, Robert, Part B—Fee(s) Transmittal and Comments on Examiner's Statement of Reasons for Allowance filed in the USPTO dated Jun. 17, 2013 for related U.S. Appl. No. 13/046,560, 4 pgs.
Burgener, et al., First Preliminary Amendment filed in the USPTO dated Apr. 27, 2012 for U.S. Appl. No. 12/980,161, 21 pgs.
Tieu, Binh Kien, Office Action received from the USPTO dated Feb. 19, 2013 for U.S. Appl. No. 12/980,161, 97 pgs.
Tieu, Binh Kien, Notice of Allowance received from the USPTO dated Sep. 30, 2013 for U.S. Appl. No. 12/980,161, 8 pgs.
Burgener, et al., Amendment filed in the USPTO dated Aug. 19, 2013 for U.S. Appl. No. 12/980,161, 20 pgs.
Ezzeddine, et al., “The High Voltage/High Power FET (HiVP1)”, 2003 IEEE Radio Frequency Integrated Circuits Symposium, pp. 215-218.
Shingleton, Michael, Office Action received from the USPTO dated Apr. 10, 2015 for U.S. Appl. No. 14/257,808, 8 pgs.
Peregrine Semiconductor Corporation, Response filed in the EPO dated Apr. 29, 2015 for appln. No. 14182150.4, 7 pgs.
Nguyen, Niki Hoang, Notice of Allowance received from the USPTO dated Apr. 22, 2015 for U.S. Appl. No. 13/850,251, 22 pgs.
Englekirk, Robert Mark, Response After Final Office Action filed in the USPTO dated Jun. 8, 2015 for U.S. Appl. No. 14/028,357, 3 pgs.
Patel, Reema, Notice of Allowance received from the USPTO dated Jun. 25, 2015 for U.S. Appl. No. 14/028,357, 12 pgs.
Stuber, et al., Response/Amendment and Terminal Disclaimers filed in the USPTO dated Jul. 27, 2015 for U.S. Appl. No. 13/948,094, 26 pgs.
Aquilani, Dario, Extended Search Report received from the EPO dated Jun. 11, 2015 for appl. No. 14182150.4, 9 pgs.
Dribinsky, et al., Amendment filed in the USPTO dated Oct. 13, 2015 for U.S. Appl. No. 14/257,808, 19 pgs.
Tieu, Binh Kien, Office Action received from the USPTO dated Jun. 24, 2014 for U.S. Appl. No. 14/062,791, 7 pgs.
Tieu, Binh Kien, Notice of Allowance received from the USPTO dated Jan. 23, 2015 for U.S. Appl. No. 14/062,791, 8 pgs.
Tieu, Binh Kien, Notice of Allowance received from the USPTO dated May 14, 2015 for U.S. Appl. No. 14/062,791, 8 pgs.
Tieu, Binh Kien, Notice of Allowance received from the USPTO dated Sep. 4, 2015 for U.S. Appl. No. 14/062,791, 12 pgs.
Burgener, et al., Response filed in the USPTO dated Nov. 24, 2014 for U.S. Appl. No. 14/062,791, 8 pgs.
Ionescu, et al., “A Physical Analysis of Drain Current Transients at Low Drain Voltage in Thin Film SOI MOSFETs”, Microelectronic Engineering 28 (1995), pp. 431-434.
Suh, et al., “A Physical Charge-Based Model for Non-Fully Depleted SOI MOSFET's and Its Use in Assessing Floating-Body Effects in SOI CMOS Circuits”, IEEE Transactions on Electron Devices, vol. 42, No. 4, Apr. 1995, pp. 728-737.
Wang, et al., “A Robust Large Signal Non-Quasi-Static MOSFET Model for Circuit Simulation”, IEEE 2004 Custom Integrated Circuits Conference, pp. 2-1-1 through 2-1-4.
Tinella, Carlo, “Study of the potential of CMOS-SOI technologies partially abandoned for radiofrequency applications”, Thesis for obtaining the standard of Doctor of INPG, National Polytechnic of Grenoble, Sep. 25, 2003, 187 pgs.
Linear Systems, “High-Speed DMOS FET Analog Switches and Switch Arrays”, 11 pgs.
Terauchi, et al., “A ‘Self-Body-Bias’ SOI MOSFET: A Novel Body-Voltage-Controlled SOI MOSFET for Low Voltage Applications”, The Japan Sociey of Applied Physics, vol. 42 (2003), pp. 2014-2019, Part 1, No. 4B, Apr. 2003.
Dehan, et al., “Dynamic Threshold Voltage MOS in Partially Depleted SOI Technology: A Wide Frequency Band Analysis”, Solid-State Electronics 49 (2005), pp. 67-72.
Kuroda, et al., “A 0.9-V, 150-MHz, 10-mW, 4 mm2, 2-D Discrete Cosine Transform Core Processor with Variable Threshold-Voltage (VT) Scheme”, IEEE Journal of Solid-State Circuits, vol. 31, No. 11, Nov. 1996, pp. 1770-1779.
Kuroda, et al., “A 0.9-V, 150-MHz, 10-mW, 4 mm2, 2-D Discrete Cosine Transform Core Processor with Variable-Threshold-Voltage Scheme”, Technical Paper, 1996 IEEE International Solid-State Circuits Conference, 1996 Digest of Technical Papers, pp. 166-167.
Cathelin, et al., “Antenna Switch Devices in RF Modules for Mobile Applications”, ST Microelectronics, Front-End Technology and Manufacturing, Crolles, France, Mar. 2005, 42 pgs.
Cristoloveanu, Sorin, “State-of-the-art and Future of Silicon on Insulator Technologies, Materials, and Devices”, Microelectronics Reliability 40 (2000), pp. 771-777.
Sivaram, et al., “Silicon Film Thickness Considerations in SOI-DTMOS”, IEEE Device Letters, vol. 23, No. 5, May 2002, pp. 276-278.
Drake, et al., “Analysis of the Impact of Gate-Body Signal Phase on DTMOS Inverters in 0.13um PD-SOI”, Department of EECS, University of Michigan, Ann Arbor, MI, Sep./Oct. 2003, 4 pgs.
Drake, et al., “Analysis of the Impact of Gate-Body Signal Phase on DTMOS Inverters in 0.13um PD-SOI”, Department of EECS, University of Michican, Ann Arbor, MI, Sep./Oct. 2003,16 pgs.
Drake, et al., Evaluation of Dynamic-Threshold Logic for Low-Power VLSI Design in 0.13um PD-SOI, University of Michigan, Ann Arbor, MI, Dec. 2003, 29 pgs.
Casu, Mario Roberto, “High Performance Digital CMOS Circuits in PD-SOI Technology: Modeling and Design”, Tesi di Dottorato di Recerca, Gennaio 2002, Politecnico di Torino, Corso di Dottorato di Ricerca in Ingegneria Elettronica e delle Communicazioni, 200 pgs.
Dehan, et al., “Alternative Architectures of SOI MOSFET for Improving DC and Microwave Characteristrics”, Microwave Laboratory, Universite catholique de Louvain, Sep. 2001, 4 pgs.
Colinge, Jean-Pierre, “An SOI Voltage-Controlled Bipolar-MOS Device”, IEEE Transactions on Electron Devices, vol. ED-34, No. 4, Apr. 1987, pp. 845-849.
Pelella, et al., “Analysis and Control of Hysteresis in PD/SOI CMOS”, University of Florida, Gainesville, FL., 1999 IEEE, pp. 34.5.1 through 34.5.4.
Adriaensen, et al., “Analysis and Potential of the Bipolar- and Hybrid-Mode Thin-Film SOI MOSFETs for High-Temperature Applications”, Laboratoire de Microelectronique, Universite catholique de Louvain, May 2001, 5 pgs.
Gentinne, et al., “Measurement and Two-Dimensional Simulation of Thin-Film SOI MOSETs: Intrinsic Gate Capacitances at Elevated Temperatures”, Solid-State Electronics, vol. 39, No. 11, pp. 1613-1619, 1996.
Su, et al., “On the Prediction of Geometry-Dependent Floating-Body Effect in SOI MOSFETs”, IEEE Transactions on Electron Devices, vol. 52, No. 7, Jul. 2005, pp. 1662-1664.
Dehan, et al., “Partially Depleted SOI Dynamic Threshold MOSFET for low-voltage and microwave applications”, 1 pg.
Fung, et al., “Present Status and Future Direction of BSIM SOIL Model for High-Performance/Low-Power/RF Application”, IBM Microelectronics, Semiconductor Research and Development Center, Apr. 2002, 4 pgs.
Weigand, Christopher, “An ASIC Driver for GaAs FET Control Components”, Technical Feature, Applied Microwave & Wireless, 2000, pp. 42-48.
Lederer, et al., “Frequency degradation of SOI MOS device output conductance”, Microwave Laboratory of UCL, Belgium, IEEE 2003, pp. 76-77.
Lederer, et al., “Frequency degradation of SOI MOS device output conductance”, Microwave Laboratory of Universite catholique de Louvain, Belgium, Sep./Oct. 2003, 1 pg.
Cheng, et al., “Gate-Channel Capacitance Characteristics in the Fully-Depleted SOI MOSFET”, IEEE Transactions on Electron Devices, vol. 48, No. 2, Feb. 2001, pp. 388-391.
Ferlet-Cavrois, et al., “High Frequency Characterization of SOI Dynamic Threshold Voltage MOS (DTMOS) Transistors”, 1999 IEEE International SOI Conference, Oct. 1999, pp. 24-25.
Yeh, et al., “High Performance 0.1um Partially Depleted SOI CMOSFET”, 2000 IEEE International SOI Conference, Oct. 2000, pp. 68-69.
Bawedin, et al., “Unusual Floating Body Effect in Fully Depleted MOSFETs”, IMEP, Enserg, France and Microelectronics Laboratory, UCL, Belgium, Oct. 2004, 22 pgs.
Flandre, et al., “Design of EEPROM Memory Cells in Fully Depleted ‘CMOS SOI Technology’”, Catholic University of Louvain Faculty of Applied Science, Laboratory of Electronics and Microelectronics, Academic Year 2003-2004, 94 pgs.
Takamiya, et al., “High-Performance Accumulated Back-Interface Dynamic Threshold SOI MOSFET (AB-DTMOS) with Large Body Effect at Low Supply Voltage”, Japanese Journal of Applied Physics, vol. 38 (1999), Part 1, No. 4B, Apr. 1999, pp. 2483-2486.
Drake, et al., “Evaluation of Dynamic-Threshold Logic for Low-Power VLSI Design in 0.13um PD-SOI”, IFIP VLSI-SoC 2003, IFIP WG 10.5 International Conference on Very Large Scale Integration of System-on-Chip, Darmstadt, Germany, Dec. 1-3, 2003.
Huang, et al., “Hot Carrier Degradation Behavior in SOI Dynamic-Threshold-Voltage nMOSFET's (n-DTMOSFET) Measured by Gated-Diode Configuration”, Microelectronics Reliability 43 (2003), pp. 707-711.
Goo, et al., “History-Effect-Conscious SPICE Model Extraction for PD-SOI Technology”, 2004 IEEE International SOI Conference, Oct. 2004, pp. 156-158.
Workman, et al., “Dynamic Effects in BTG/SOI MOSFETs and Circuits Due to Distributed Body Resistance”, Proceedings 1997 IEEE International SOI Conference, Oct. 1997, pp. 28-29.
Ernst, et al., “Detailed Analysis of Short-Channel SOI DT-MOSFET”, Laboratoire de Physique des Composants a Semiconducteurs, Enserg, France, Sep. 1999, pp. 380-383.
Huang, et al., “Device Physics, Performance Simulations and Measured Results of SOI MOS and DTMOS Transistors and Integrated Circuits”, Beijing Microelectronics Technology Institute, 1998 IEEE, pp. 712-715.
Bernstein, et al., “Design and CAD Challenges in sub-90nm CMOS Technologies”, IBM Thomas J. Watson Research Center, NY, Nov. 11-13, 2003, pp. 129-136.
Wiatr, et al., “Impact of Floating Silicon Film on Small-Signal Parameters of Fully Depleted SOI-MOSFETs Biased into Accumulation”, Solid-State Electronics 49 (2005), revised on Nov. 9, 2004, pp. 779-789.
Gritsch, et al., “Influence of Generation/Recombination Effects in Simulations of Partially Depleted SOI MOSFETs”, Solid-State Electronics 45 (2001), Received Dec. 22, 2000, accepted Feb. 14, 2001, pp. 621-627.
Chang, et al., “Investigations of Bulk Dynamic Threshold-Voltage MOSFET with 65 GHz “Normal-Mode” Ft and 220GHz “Over-Drive Mode” Ft for RF Applications”, Institute of Electronics, National Chiao-Tung Universtiy, Taiwan, 2001 Symposium on VLSI Technology Digest of Technical Papers, pp. 89-90.
Le TMOS en technologie SOI, 3.7.2.2 Pompage de charges, pp. 110-111.
Horiuchi, Masatada, “A Dynamic-Threshold SOI Device with a J-FET Embedded Source Structure and a Merged Body-Bias-Control Transistor—Part I: A J-FET Embedded Source Structure Properties”, IEEE Transactions on Electron Devices, vol. 47, No. 8, Aug. 2000, pp. 1587-1592.
Horiuchi, Masatada, “A Dynamic-Threshold SOI Device with a J-FET Embedded Source Structure and a Merged Body-Bias-Control Transistor—Part II: Circuit Simulation”, IEEE Transactions on Electron Devices, vol. 47, No. 8, Aug. 2000, pp. 1593-1598.
Related Publications (1)
Number Date Country
20150280655 A1 Oct 2015 US