The present invention relates to electronic display technology, and particularly to a hybrid architecture of analog and digital circuitry for controlling the light emitting diode (LED) strings of the backlights of electronic displays.
Backlights are used to illuminate liquid crystal displays (LCDs). LCDs with backlights are used in small displays for cell phones and personal digital assistants (PDA), as well as in large displays for computer monitors and televisions. Typically, the light source for the backlight includes one or more cold cathode fluorescent lamps (CCFLs). The light source for the backlight can also be an incandescent light bulb, an electroluminescent panel (ELP), or one or more hot cathode fluorescent lamps (HCFLs).
The display industry is enthusiastically perusing the use of LEDs as the light source in the backlight technology because CCFLs have many shortcomings: they do not easily ignite in cold temperatures, require adequate idle time to ignite, and require delicate handling. LEDs generally have a higher ratio of light generated to power consumed than the other backlight sources. So, displays with LED backlights consume less power than other displays. LED backlighting has traditionally been used in small, inexpensive LCD panels. However, LED backlighting is becoming more common in large displays such as those used for computers and televisions. In large displays, multiple LEDs are required to provide adequate backlight for the LCD display.
Circuits for driving multiple LEDs in large displays are typically arranged with LEDs distributed in multiple strings.
The strings 1, 2 and 3 are controlled by a controller by way of drivers 12, 13 and 14 respectively.
Typically, VREF is indicative of the desired drive voltage that should be provided to string 1 to cause a desired current to flow through string 1. The error amplifier 22 compares the VREF with the feedback voltage VFB, which can be the sensed voltage indicative of the actual current flowing through string 1, and provides a result of the comparison to the loop compensation block 24. The output of the error amplifier 22 represents the correction that must be made to the drive voltage of string 1 to cause the desired current to flow through string 1. The error amplifier 22 continuously receives the feedback signal in real time from string 1 and provides the correction signal to the loop compensation block 24.
The loop compensation block 24 provides the proper drive voltage to string 1 by way of the driver 12, in response to receiving the correction signal from the error amplifier 22. The loop compensation block 24 thus continuously adjusts the drive voltage for string 1 in real time.
The A/D converter 31 receives a feedback signal VFB by way of the system feedback loop 38. VFB can be the sensed voltage representative of the current flowing through string 1. The A/D converter 31 converts the analog VFB signal into digital data and provides the digital data to the DSP 32. The DSP 32 can be programmed to use the digital data received from the A/D converter 31 to determine the drive voltage for string 1. The DSP 32 can make intelligent decisions about controlling string one because it has access to various programs, comparison algorithms, look up tables and the like, that provide for consideration of various real-time system variables (e.g. ambient temperature) and non-real time system variables in the decision making. The DSP 32 provides the digital data related to the selected drive voltage to the digital to analog (D/A) converter 34. The D/A converter 34 converts the digital data into an analog drive signal, and provides the analog drive signal to the driver 12.
The controllers 20 and 30 shown in
The present invention provides a low power, high speed controller with a quick start-up period that can be programmed for intelligent decision making and can also perform real time operations.
The present invention provides a controller for controlling strings of LEDs in electronic displays including liquid crystal display. The hybrid controller uses both analog and digital circuit components. Error amplifiers are used to compare analog feedback signals received from the LED strings with reference signals. The results of those comparisons are converted to digital data and processed by a digital signal processor (DSP). The DSP calculates the drive voltages for the LED strings based on the deviation between the actual current flows (represented by feedback signals) and the desired current flows (represented by reference signals) through the LED strings. Analog drivers provide the drive voltages to the LED strings. The DSP outputs can be latched, so that during the initialization of the DSP or when DSP is non-operational for various reasons, the analog drivers can provide drive voltages to the LED strings. A multiplexor is used for the sequential processing of the LED strings by the DSP.
The above and other objects and advantages of the present invention will be apparent upon consideration of the following detailed description, taken in conjunction with the accompanying drawings, in which like reference characters refer to like parts throughout, and in which:
The error amplifier 41 is an analog circuit component. The error amplifier 41 receives a reference signal VREF as an input. The reference signal VREF can be indicative of the desired drive voltage for string 1. The error amplifier also receives a feedback signal VFB by way of the system feedback loop 49 as another input. The feedback signal VFB received by way of the system feedback loop 49 can be indicative of the current flowing through string 1. The error amplifier 41 compares the VREF signal with the VFB signal, and provides a result of the comparison to the A/D converter 42. The system feedback loop 49 can include circuitry to scale the values of the feedback signal VFB such that the error amplifier 41 can properly compare the VREF and the VFB signals on the same scale. One of ordinary skill in the art will appreciate that various comparator circuits known in the art can be substituted in place of the error amplifier 41, for comparing the VREF signal with the VFB signal.
In one embodiment, the output of the error amplifier 41 represents the correction that must be made to the drive voltage for string 1 to cause string 1 to output the desired current. The desired current flow for string 1 depends on the images being displayed on display 10 shown in
The A/D converter 42 receives the output of the error amplifier 41 and converts it into digital data. The A/D converter 42 transmits the digital data to the DSP 43. In one embodiment, the DSP 43 includes a state machine. In one embodiment, the DSP 43 includes a programmable microprocessor. In one embodiment, the DSP 43 includes a sequencer for processing digital data by sequencing it through various processing units. The DSP 43 can process the digital data received from the A/D converter 42 using various algorithms, look up tables, subroutines, and the like, to determine the required drive voltage for string 1. The DSP 43 provides the digital to analog (D/A) converter 44 with digital data representative of the determined drive voltage. The D/A converter 44 converts the digital data into an analog signal and transmits the analog signal to the buffer 45. The A/D converter 42 and the D/A 44 can be components of the DSP 43. The buffer 45 can be a bank of capacitors, for example. The buffer 45 converts the analog signal received from the D/A converter 44 into a smooth signal, for example a square wave, and transmits it to the driver 12 by way of the summation node.
As shown in
Also, the local feedback control circuit 46 can shut off the summation node upon the occurrence of abnormal conditions, such as open circuit or short circuit conditions. The local feedback circuitry 46 can shut off the summation node circuit by triggering a protection circuitry (not shown) in case of an abnormal condition. In one embodiment, the local feedback control circuit 46 can cut off any drive voltage to string 1 by shutting off the summation node circuit. The DSP 43 can activate or deactivate the local feedback control circuit 46.
One of ordinary skill in the art will appreciate that during start-up, the analog component of the controller 40, namely the error amplifier 41, and the driver 12, require much smaller initialization periods than the digital components of the controller 40. In one embodiment, the DSP 43 is programmed to latch the memory locations or registers of the digital data values that are provided to the D/A converter 44 during shutdown. Latching prevents the data values present in memory registers and locations from destruction, such that they are frozen. In another embodiment, the DSP 43 is programmed to latch the memory locations or registers of the digital data values that are provided to the D/A converter 44 until they are changed by the DSP. In yet another embodiment, the memory locations or registers of the DSP 43 can be adjusted prior to the initiation of the start up sequence for the controller 40.
In the above embodiments, according to one aspect of the present invention, the driver 12 can start providing drive voltages to string 1 even while the DSP 43 is executing its initialization sequence. According to another aspect of the present invention, the driver 12 can continue to provide drive voltages to string 1 even when the DSP 43 is shut off, debugged or being programmed. In that aspect of the present invention, the D/A converter 44 converts the same latched digital data into analog signals while the DSP 43 is shut off, being debugged or being programmed. According to yet another aspect of the present invention, the driver 12 can be shut down based upon the occurrence of abnormal conditions such as open circuit or short circuit at string 1 even when the DSP is in the initialization mode, shut off, being debugged or being programmed. In that aspect of the present invention, the local feedback control circuit 46 monitors the feedback signals received from string 1 for any abnormalities in the operation of string 1, and shuts off the summation node circuit upon the occurrence of an abnormal event.
In one embodiment, the DSP 43 selects a string STR1, STR2, STR3, STR4, STR5 or STR6 for processing. In one embodiment, the DSP 43 sequentially and periodically processes the strings STR1, STR2, STR3, STR4, STR5 and STR6. In another embodiment, the DSP 43 can randomly select a string STR1, STR2, STR3, STR4, STR5 or STR6 for processing. In yet another embodiment, the DSP 43 can be programmed to intelligently select a string STR1, STR2, STR3, STR4, STR5 or STR6 for processing, based on various factors and circuit conditions.
The DSP 43 can select the driver 12, 13, 14, 15, 16 and 17 by communicating with the driver selector 51 by way of the connection 53, and select the VFB signal of a particular string STR1, STR2, STR3, STR4, STR5 or STR6 by way of the connection 54. In one embodiment, the driver selector circuit 51 and the string selector circuit 52 include multiplexors. In one embodiment, the driver selector circuit 51 and the string selector circuit 52 can be implemented inside the DSP 43. The driver selector circuit 51 and the string selector circuit 52 can be implemented in hardware, software or firmware. In one embodiment, the VREF voltage levels for the various strings STR1-STR6 differ. In that embodiment, the DSP 43 provides the VREF voltage level to the error amplifier 41, by way of the connection 48, for the selected string STR1, STR2, STR3, STR4, STR5 or STR6.
The present invention combines digital and analog control methods. The digital and analog fields are significantly different and those of ordinary skill in the art are normally skilled only in digital or analog systems. One of ordinary skill in the art will appreciate that the techniques, structures and methods of the present invention above are exemplary. The present inventions can be implemented in various embodiments without deviating from the scope of the invention.
Number | Name | Date | Kind |
---|---|---|---|
5912568 | Kiley | Jun 1999 | A |
6107985 | Walukas et al. | Aug 2000 | A |
20060144213 | Mann | Jul 2006 | A1 |
20060221047 | Tanizoe et al. | Oct 2006 | A1 |
20060231627 | Silverbrook et al. | Oct 2006 | A1 |
20060256050 | Ikeda | Nov 2006 | A1 |
20070024213 | Shteynberg et al. | Feb 2007 | A1 |
Number | Date | Country |
---|---|---|
2369730 | Jun 2002 | GB |
2006-0116736 | Nov 2006 | KR |
Number | Date | Country | |
---|---|---|---|
20080170085 A1 | Jul 2008 | US |