Claims
- 1. A hybrid memory circuit, comprising:
an electromechanical memory cell having at least two electrodes and in which at least one of the two electrodes is formed of a plurality of nanotubes and in which the first electrode crosses the second electrode; an access circuit constructed of semiconductor circuit elements for providing addressing the memory cell circuit so as to activate the electromechanical memory cell for read and write operations, wherein write operations cause the one electrode formed of a plurality of nanotubes to deflect to a physical state corresponding to an information state, and wherein read operations do not change the deflected state.
- 2. The hybrid circuit of claim 1 wherein the memory cell circuit is constructed within a first hermetic package and wherein the access circuit is external to said package.
- 3. The hybrid circuit of claim 1 wherein the access circuit further provides a PCI bus interface.
- 4. The hybrid circuit of claim 1 wherein the one electrode is comprised of carbon nanotubes.
- 5. The hybrid circuit of claim 4 wherein the carbon nanotubes are single-walled carbon nanotubes.
- 6. The hybrid circuit of claim 4 wherein the electrode is formed from substantially a monolayer of carbon nanotubes.
- 7. The hybrid circuit of claim 1 wherein the electromechanical memory cell has the first and second electrodes substantially parallel to a major surface of a substrate.
- 8. The hybrid circuit of claim 1 wherein the information state of the memory cell is non-volatile.
- 9. The hybrid circuit of claim 1 wherein the one electrode formed of nanotubes is an electrode of defined shape including a defined length and width.
- 10. The hybrid circuit of claim 1 wherein the one electrode formed of nanotubes is arranged so that in a first deflected state it is in spaced relation to the other electrode and wherein in a second deflected state it contacts the other electrode.
- 11. The hybrid circuit of claim 9 wherein the one electrode formed of nanotubes is arranged so that in a first deflected state it is in spaced relation to the other electrode and wherein in a second deflected state it contacts the other electrode.
- 12. A hybrid technology circuit, comprising:
an electromechanical circuit having at least two electrodes and in which at least one of the two electrodes is formed of a plurality of nanotubes and in which the first electrode crosses the second electrode in spaced relation, wherein the one electrode may be physically deflected relative to the other to alter the distance of the spaced relation therebetween; a control circuit constructed of semiconductor elements for controlling the physical deflection of the one electrode of the electromechanical circuit.
- 13. The hybrid technology circuit of claim 12 wherein the electromechanical cell circuit is constructed within a first individual integrated circuit chip package and wherein the access circuit is external to said package.
- 14. The hybrid technology circuit of claim 12 wherein the one electrode is comprised of carbon nanotubes.
- 15. The hybrid technology circuit of claim 14 wherein the carbon nanotubes are single-walled carbon nanotubes.
- 16. The hybrid technology circuit of claim 14 wherein the electrode is formed from substantially a monolayer of carbon nanotubes.
- 17. The hybrid technology circuit of claim 12 wherein the electromechanical circuit has the first and second electrodes substantially parallel to a major surface of a substrate.
- 18. The hybrid technology circuit of claim 12 wherein the one electrode formed of nanotubes is an electrode of defined shape including a defined length and width.
- 19. The hybrid technology circuit of claim 12 wherein the control circuit includes CMOS circuits.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation application of, and claims priority under 35 USC §120 to, U.S. patent application Ser. No. 09/915,095, filed Jul. 25, 2001, assigned to the assignee of this application.
[0002] This application is related to the following applications, all of which are filed on the same date that this application is filed, all of which are assigned to the assignee of this application, and all of which are incorporated by reference in their entirety:
[0003] Electromechanical Memory Array Using Nanotube Ribbons and Method for Making Same (U.S. patent application Ser. No. 09/915,093, filed Jul. 25, 2001); and,
[0004] Electromechanical Memory Having Cell Selection Circuitry Constructed with Nanotube Technology (U.S. patent application Ser. No. 09/915,173 filed Jul. 25, 2001).
Continuations (1)
|
Number |
Date |
Country |
Parent |
09915095 |
Jul 2001 |
US |
Child |
10379973 |
Mar 2003 |
US |