Claims
- 1. A hybrid memory system, comprising:
a memory cell core circuit having an array of electromechanical memory cells, in which each cell is a crossbar junction at least one element of which is a nanotube or a nanotube ribbon; an access circuit for providing array addresses to the memory cell core circuit to select at least one corresponding cell, the access circuit being constructed of semiconductor circuit elements.
- 2. The hybrid memory system of claim 1 wherein the memory cell core circuit further includes a first and second decoder, the first decoder being responsive to the array addresses to select a row of cells within the array, and the second decoder being responsive to the array addresses to select at least one column of cells in the array.
- 3. The hybrid circuit of claim 1 wherein the memory cell core circuit is constructed as a first individual integrated circuit chip and wherein the access circuit is not included in said chip.
- 4. The hybrid circuit of claim 1 wherein the memory cell core circuit is constructed as a first individual integrated circuit chip and wherein the access circuit is a second integrated circuit chip in communication with the first chip.
- 5. The hybrid circuit of claim 1 wherein the access circuit further provides a PCI bus interface.
- 6. The hybrid circuit of claim 2 wherein the first and second decoders are constructed with crossbar junctions, one element of which is a nanotube or a nanotube ribbon;
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is related to the following applications, all of which are filed on the same date that this application is filed, all of which are assigned to the assignee of this application, and all of which are incorporated by reference in their entirety:
[0002] Electromechanical Memory Having Cell Selection Circuitry Constructed with Nanotube Technology (U.S. patent application Ser. No. not yet assigned); and
[0003] Electromechanical Memory Array Using Nanotube Ribbons and Method for Making Same (U.S. patent application Ser. No. not yet assigned).