1. Field of the Invention
This invention generally relates to direct emission displays and, more particularly, to hybrid emissive displays made using both organic light emitting diodes (OLEDs) and inorganic LEDs.
2. Description of the Related Art
The currently dominant direct emitting display technology uses organic light emitting diodes (OLED) in an active matrix array. The technology has several strengths compared with liquid crystal display (LCD) technology including high efficiency and very high contrast ratio. The technology also has some notable weaknesses including a relatively high cost, sensitivity to moisture and atmospheric oxidation and, more importantly, the low efficiency and poor lifetime of the blue emitting OLED devices. Typical blue OLEDs may have a quantum efficiency of only 5% and a limited lifetime of a few thousand hours before the efficiency decreases to the point that blue emission is too low, as compared to red and green OLEDs. This is especially problematic where image burn-in may be caused by a static image such as an icon or menu bar.
By contrast, inorganic blue LEDs fabricated using gallium nitride (GaN) have a quantum efficiency upwards of 40%, lifetimes of 50-60,000 hours, and are impervious to oxidation by water or air.
It would be advantageous to substitute robust blue inorganic LEDs for the blue emitting OLED pixels in a display to improve the display reliability.
Disclosed herein is a hybrid emissive display that uses conventional organic light emitting diode (OLED) technology to make red and green subpixels, and inorganic micro LEDs (uLEDs) for the blue subpixels. The OLED technology that can be integrated with the uLED technology is described in the following patents, which are incorporated herein by reference: U.S. Pat. No. 9,059,121, U.S. Pat. No. 8,278,664, U.S. Pat. No. 8,698,145, and U.S. Pat. No. 8,106,402. The active matrix drive scheme that is currently used for OLED displays works equally well to power a uLED based subpixel, so the interface and electronic control circuits of the hybrid display is substantially the same as for conventional OLED displays. The uLED subpixels may be made using the fluidic assembly technology described in parent application SYSTEM AND METHOD FOR THE FLUIDIC ASSEMBLY OF EMISSIVE DISPLAYS, invented by Sasaki et al, Ser. No. 15/412,731, filed Jan. 23, 2017. The blue emitters can be the surface mount uLEDs described in parent application DISPLAY WITH SURFACE MOUNT EMISSIVE ELEMENTS, invented by Schuele et al., filed January 19, 2017, Ser. No. 15/410,001, and the vertical uLEDs described in the parent application entitled FLUIDIC ASSEMBLY TOP-CONTACT DISK, Ser. No. 14/680,618, invented by Zhan et al., and filed on Apr. 7, 2015.
The combined uLED and OLED display has a higher efficiency and reliability as a result of using the blue emitting GaN uLEDs, but does not require color conversion or the fluidic assembly of three different emitters, as in the case of a red-green-blue (RGB) display made using only uLEDs. So, the hybrid displayed disclosed herein has the strengths of both OLED and GaN technologies, while avoiding the most difficult aspects of a display made either with only OLEDs or with only inorganic uLEDs.
Accordingly, a method is provided for fabricating a hybrid light emitting diode emissive display. The method forms a stack of thin-film layers overlying a top surface of a substrate. The stack includes an LED control matrix and a plurality of pixels. One example of an LED control matrix is an active matrix (AM) of control circuits, where each control circuit selectively enables a corresponding LED. Each pixel is made up of a first subpixel enabled using an inorganic micro LED, a second subpixel enabled using an OLED, and a third subpixel enabled using an OLED. The first subpixel emits a blue color light, the second subpixel emits a red color light, and the third subpixel emits a green color light. The method forms an electrical interface matrix layer overlying the stack, connected to each OLED. In one aspect, the stack includes a plurality of wells in a top surface of the stack, populated by the LEDs. The uLEDs may be configured as vertical structures with top and bottom electrical contacts, or as surface mount uLEDs with top surface contacts. The uLEDs may also include posts, which are useful in fluidic assembly.
Additional details of the above-described fabrication method, and well as a hybrid emissive display made with both OLEDs and uLEDs, are presented below.
An LED control matrix is configured to selectively enable the LEDs 112 and 116. An electrical interface matrix layer 122 is formed overlying the stack 104, and is connected to each OLED 116. In this example the LED control matrix is a passive matrix (PM) where the LED control voltages are supplied by row conductive traces 124, 126, and 128, respectively to subpixels 110, 114, and 118. Also in this example, the uLED 112 is a vertical structure having a first electrical contact 130 formed on its bottom surface 132 and a second electrical contact 134 formed on its top surface 136. The designations of “top” and “bottom” are defined with respect to the orientation of the uLED to the growth substrate in the uLED fabrication process. In this case the electrical interface matrix layer 122 supplies a reference voltage (e.g., ground) to the OLED and to the second contact 132 of the vertical structure uLED 112 via traces 138, 140, and 142. Note: the reference voltage for the uLED may be different than the reference voltage for the OLEDs. Alternatively, the row conductive traces 124, 126, 128 may supply the reference voltages and traces 138, 140, and 142 supply the LED control voltages. As described below, the LED control matrix may also be an active matrix (AM). In contrast to
Returning to
Returning to
Optionally, a light blocking material 202, either a light absorbing material or a light reflector material, overlies the well sidewalls 208 and 214. Each OLED well 204 comprises a bottom surface 206, sidewalls 208, and a first electrode 210 formed on the OLED well bottom surface and connected to the LED control matrix. Each OLED 116 comprises an OLED heterostructure as shown in
RGB display. There are many kinds of OLED devices, but the type most suitable for integration with the fluidic assembly uLED process is the top-emitting variety described herein. The fundamental subpixel shown comprises a TFT that controls the amount of current supplied to the OLED 116. The OLED 116 is comprised of an organic emission structure consisting of several functional layers positioned between two electrodes, as described in
There are many circuit variants with more than two transistors, which can compensate for threshold voltage variation or set a constant current. The drive circuit transistors can be made using low temperature poly silicon (LTPS) or conductive oxide such as indium gallium zinc oxide (IGZO) depending on the current requirements of the LED. The interconnect metals can be aluminum, tungsten, titanium, or gold. The top of the OLED device (second electrode 412) must be a transparent material such as indium tin oxide (ITO) so the light generated is transmitted to the viewer. The OLED electrode must also be chosen to have the proper work function and chemical compatibility with the OLED materials. All of these details are well known and facile choices can be made by those who are skilled in the art. To make a large area display, pixels are arranged in an array of rows and columns with three color subpixels grouped to form one RGB pixel as shown schematically in
Unlike the OLED, which is fabricated directly on the display substrate using conventional thin-film processes, the uLED is fabricated on a sapphire substrate, and then harvested for assembly on a display substrate. Two possible uLED device structures have been presented herein: a surface mount structure where the anode and cathode contacts are formed on the top surface of the device, and vertical structure where the cathode contact is on the bottom surface and the anode contact is on the top surface. Exemplary fabrication processes have been described for surface mount uLEDs in Ser. No. 15/410,001, and for vertical uLEDs in Ser. No. 14/680,618, both of which are incorporated herein by reference. A brief description of each structure is given below for the sake of completeness.
The uLED shapes are shown for convenience as flat circular disks but other shapes such as squares, triangles, or hexagons are possible, and light extraction features such as etched prisms or lenses could also be incorporated in the uLED structure. uLEDs made for fluidic assembly are generally 2 to 6 μm thick and 10 to 100 μm in diameter, and the post used for oriented assembly is generally 2 to 6 μm tall and 2 to 10 μm in diameter.
In
In
In
In
In
In Step 12I a passivation layer 1216 is deposited, which may be plasma-enhanced chemical vapor deposition (PECVD) SiO2 or silicon SiNOx, or a polyimide, to seal the uLED cavity 211 and protect it from the following processes.
In
In
Step 1402 provides a substrate. Step 1404 forms a stack of thin-film layers overlying a top surface of the substrate. The stack comprises an LED control matrix and a plurality of pixels. The LED control matrix may be either a passive matrix or an active matrix of control circuits, where each control circuit is electrically connected to a corresponding LED (uLEDs and OLEDs). Each pixel comprises a first subpixel enabled using an inorganic uLED (e.g., GaN) emitting a blue color light, a second subpixel enabled using an OLED emitting green color light, and a third subpixel enabled using an OLED emitting a red color light. Step 1406 forms an electrical interface matrix layer overlying the stack, connected to each OLED. Typically, forming the stack of thin-films includes the following substeps. Step 1404a forms a plurality of wells in a top surface of the stack, and Step 1404c populates the wells with LEDs, using fluidic, printing, or pick-and-place processes, or a combination of these processes. In one aspect, Step 1404b forms a light blocking material over sidewalls of the wells, where the light blocking material is either a light absorbing material or a light reflector material. As noted above, the uLEDs may be configured with vertical structure contacts or surface mount top surface contacts, and optionally the uLEDs include a post.
In one aspect, Step 1404a includes the following substep. Step 1404a1 forms a plurality of uLED wells in a top surface of the stack, where each uLED well comprises: a bottom surface, sidewalls, a first electrical interface formed on the uLED bottom surface and connected to the LED control matrix, and a second electrical interface formed on the uLED well bottom surface and connected to a reference voltage. Then, Step 1404c fluidically deposits surface mount uLEDs into the uLED wells. Each surface mount uLED comprises a top surface deposited overlying a corresponding uLED well bottom surface, and a uLED bottom surface. A first electrical contact is formed on the uLED top surface, and a second electrical contact is formed on the uLED top surface. Step 1404d anneals the substrate to electrically connect each uLED first electrical contact to a corresponding uLED well first electrical interface, and to electrically connect each uLED second electrical contact to a corresponding uLED well second electrical interface.
In one aspect, fluidically depositing the surface mount uLEDs in Step 1404c includes each surface mount uLED having the first electrical contact configured as a ring with a first diameter, and the second electrical contact formed within a first electrical contact ring perimeter. In that case, forming the uLED wells in Step 1404a1 includes forming each uLED well first electrical interface as a partial ring with the first diameter, and having a mouth opening. Then, each uLED well second electrical interface is formed as a trace extending into the mouth of a corresponding first electrical interface partial ring.
In a different aspect, fluidically depositing the surface mount uLEDs in Step 1404c includes each surface mount uLED top surface being bi-planar with a first level and a second level, with the first electrical contact formed on the first level of the top surface, and the second electrical contact being formed on the second level of the top surface. In this case, forming the uLED wells in Step 1404a1 includes forming bi-planar uLED well bottom surfaces, with a first level and a second level, with the first electrical interface formed on the uLED well bottom first level, and the second electrical interface formed on the uLED well bottom second level.
Step 1404e forms a plurality of OLED wells in the top surface of the stack. Each OLED well comprises a bottom surface, sidewalls, and a first electrode formed on the OLED well bottom surface and connected to the LED control matrix. Step 1404f forms an OLED heterostructure overlying the first electrode in each OLED well. Typically, Step 1404f is performed after Step 1404d. Then, forming the electrical interface matrix layer in Step 1406 includes forming a second electrode overlying each OLED heterostructure, connected to a reference voltage. In some aspects, Step 1404e may be performed concurrently with Step 1404a. In other aspects, portions of Steps 1404f (e.g., the formation of the well bottom (first) electrode)) are performed concurrently with Step 1404a.
In one aspect, Step 1404a includes an alternative substep. Step 1404a2 forms a plurality of uLED wells in a top surface of the stack, where each uLED well comprising a bottom surface, sidewalls, and a first electrical interface formed on the uLED well bottom surface connected to the LED control matrix. Step 1404c fluiclically deposits vertical structure uLEDs in the uLED wells. The vertical structure uLED comprise a bottom surface deposited overlying a corresponding uLED well bottom surface and a top surface. A first electrical contact is formed on the uLED top surface, and a second electrical contact is formed on the uLED bottom surface.
Step 1406 anneals the substrate to electrically connect each uLED first electrical contact to a corresponding uLED well first electrical interface, and Step 1404e through 1404f are performed as described above. Then, forming the electrical interface matrix layer in Step 1406 includes forming a second electrode overlying each OLED heterostructure connected to a reference voltage. Step 1406 also forms a reference voltage connection to the second electrical contact of each uLED.
A hybrid LED display and associated fabrication method have been provided. Examples of particular process steps, materials, and circuitry have been presented to illustrate the invention. However, the invention is not limited to merely these examples. Other variations and embodiments of the invention will occur to those skilled in the art.
This application is a Continuation-in-part of an application entitled PICK-AND-REMOVE SYSTEM AND METHOD FOR EMISSIVE DISPLAY REPAIR, invented by Sasaki et al, Ser. No. 15/416,882, filed Jan. 26, 2017, attorney docket No. eLux_00103; which is a Continuation-in-part of an application entitled EMISSIVE DISPLAY WITH PRINTED LIGHT MODIFICATION STRUCTURES, invented by Ulmer et al, Ser. No. 15/413,053, filed Jan. 23, 2017, attorney docket No. eLux_00105; which is a Continuation-in-part of an application entitled SYSTEM AND METHOD FOR THE FLUIDIC ASSEMBLY OF EMISSIVE DISPLAYS, invented by Sasaki et al, Ser. No. 15/412,731, filed Jan. 23, 2017, attorney docket No. eLux_00101; which is application is a Continuation-in-part of an application entitled EMISSIVE DISPLAY WITH LIGHT MANAGEMENT SYSTEM, invented by Ulmer et al, Ser. No. 15/410,195, filed Jan. 19, 2017, attorney docket No. eLux_00102; which is a Continuation-in-part of an application entitled DISPLAY WITH SURFACE MOUNT EMISSIVE ELEMENTS, invented by Schuele et al., filed Jan. 19, 2017, Ser. No. 15/410,001, attorney docket No. eLux_00100; which is a Continuation-in-part of application Ser. No. 14/749,569, invented by Sasaki et al., entitled LIGHT EMITTING DEVICE AND FLUIDIC MANUFACTURE THEREOF, filed on Jun. 24, 2015; Ser. No. 15/410,001 is also a Continuation-in-part of application Ser. No. 15/221,571, invented by Crowder et al., entitled SUBSTRATE WITH TOPOLOGICAL FEATURES FOR STEERING FLUIDIC ASSEMBLY LCD DISKS, filed on Jul. 27, 2016; Ser. No. 15/410,001 is also a Continuation-in-part of application Ser. No. 15/197,226, invented by Kurt Ulmer, entitled LAMINATED PRINTED COLOR CONVERSION PHOSPHOR SHEETS, filed on Jun. 29, 2016; Ser. No. 15/410,001 is also a Continuation-in-part of application Ser. No. 15/190,813, invented by Schuele et al., entitled DIODES OFFERING ASYMMETRIC STABILITY DURING FLUIDIC ASSEMBLY, filed on Jun. 23, 2016; Ser. No. 15/410,001 is also a Continuation-in-part of application Ser. No. 15/158,556, invented by Zhan et al., entitled FORMATION AND STRUCTURE OF POST ENHANCED DIODES FOR ORIENTATION CONTROL, filed on May 18, 2016; Ser. No. 15/410,001 is also a Continuation-in-part of application Ser. No. 15/266,796, invented by Heine et al., entitled SUBSTRATE FEATURES FOR ENHANCED FLUIDIC ASSEMBLY OF ELECTRONIC DEVICES, filed on Sep. 15, 2016; Ser. No. 15/410,001 is also a Continuation-in-part of application Ser. No. 14/680,618, invented by Zhan et al., entitled FLUIDIC ASSEMBLY TOP-CONTACT DISK, filed on Apr. 7, 2015: which is a Continuation-in-part of application Ser. No. 14/530,230, invented by Zhan et al., entitled COUNTERBORE POCKET STRUCTURE FOR FLUIDIC ASSEMBLY, filed on Oct. 31, 2014. All the above-listed applications are incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
Parent | 15416882 | Jan 2017 | US |
Child | 15440735 | US | |
Parent | 15413053 | Jan 2017 | US |
Child | 15416882 | US | |
Parent | 15412731 | Jan 2017 | US |
Child | 15413053 | US | |
Parent | 15410195 | Jan 2017 | US |
Child | 15412731 | US | |
Parent | 15410001 | Jan 2017 | US |
Child | 15410195 | US | |
Parent | 14749569 | Jun 2015 | US |
Child | 15410001 | US | |
Parent | 15221571 | Jul 2016 | US |
Child | 14749569 | US | |
Parent | 15197226 | Jun 2016 | US |
Child | 15221571 | US | |
Parent | 15190813 | Jun 2016 | US |
Child | 15197226 | US | |
Parent | 15158556 | May 2016 | US |
Child | 15190813 | US | |
Parent | 15266796 | Sep 2016 | US |
Child | 15158556 | US | |
Parent | 14680618 | Apr 2015 | US |
Child | 15266796 | US | |
Parent | 14530230 | Oct 2014 | US |
Child | 14680618 | US |