Low dropout regulators are widely used for powering electronic circuit blocks. In applications where the power conversion efficiency is not particularly demanding, they are preferred over switching regulators for to their simplicity and ease of use.
In accordance with one embodiment of the present invention, a voltage regulator circuit includes, in part, a digital control block, an amplifier and a transistor. The digital control block receives a first reference voltage and a feedback voltage, converts the received voltages from analog to digital signals, performs an integration operation, and converts the result of the integration operation to an analog signal. The amplifier is responsive to the output of the digital control block and to a regulated output voltage of the regulator circuit. The transistor has a first terminal responsive to the output of the amplifier, a second terminal that receives the input voltage being regulated, and a third terminal that supplies the regulated output voltage.
In one embodiment, the transistor is an N-type or P-type MOS transistor. In another embodiment, the transistor is a bipolar NPN or PNP transistor. In one embodiment, the feedback voltage is generated by dividing the regulated output voltage. In another embodiment, the feedback voltage represents the regulated output voltage. In one embodiment, the digital control block further includes a memory, and a clock and timing signal generation block. In one embodiment, the digital control block generates a biasing signal used to bias the amplifier. In one embodiment, the voltage regulator circuit further includes a controlled discharge circuit responsive to an output of the digital control block and adapted to provide a discharge path from the third terminal of the transistor to ground.
In accordance with one embodiment of the present invention, a voltage regulator circuit includes, in part, a digital control block and N voltage regulation channels. The digital control block receives a first reference voltage, and further selectively receives one of N feedback voltages each associated with a different one of N voltage regulation channels. Each voltage regulation channel further includes a sample-and-hold block responsive to an output of the digital control block, an amplifier responsive to an output of the associated sample-and-hold block, and a transistor having a first terminal responsive to an output of its associated amplifier, a second terminal receiving one of N input voltages being regulated, and a third terminal supplying one of the N associated regulated output voltages.
A method of regulating a voltage, in accordance with one embodiment of the present invention includes, in part, performing a digital integration operation in response to a reference voltage and a feedback voltage thereby to generate an integrated signal, performing an amplification operation in response to the integrated signal and a regulated output voltage signal thereby to generate an amplified signal, and applying the amplified signal to a first terminal of a transistor. A second terminal of the transistor receives an input voltage signal being regulated, and a third terminal of the transistor supplies the regulated output voltage.
In one embodiment, the feedback voltage is generated by dividing the regulated output voltage. In another embodiment, the feedback voltage is the regulated output voltage. In one embodiment, the transistor is an N-type or P-type MOS transistor. In another embodiment, the transistor is a bipolar NPN or PNP transistor. In one embodiment, the method further includes providing a discharge path from the third terminal of the transistor to ground.
DCB 102 is used to form a digital feedback loop (DFL) adapted to control the DC accuracy of regulator 100. Amplifier 104 is a low-gain, high-bandwidth amplifier (LGHBA) that together with NMOS transistor 106 form a fast and high current unity gain voltage follower. Amplifier 104 forms an analog feedback loop (AFL) adapted to maintain output voltage VOUT within a predefined range in response to a fast load transient. Input voltage VIN regulated by HLDO regulator 100 is received via an input terminal 120. Reference voltage VREF applied to DCB 102 is received by input terminal 126 but may be internally generated using any one of a number of conventional design techniques.
Components collectively identified using reference numeral 150 are externally supplied to ensure proper operation of HLDO regulator 100. Resistors 114 and 112 divide the output voltage VOUT—delivered to output terminal 122—to generate a feedback voltage VFB that is supplied to DCB 102 via input terminal 124. Accordingly, voltage VOUT is defined by the following expression:
VOUT=VREF*(R1+R2)/R1 (1)
where R1 and R2 are the resistances of resistors 112 and 114, respectively.
Resistor 110, having the resistance RL, represents the load seen by HLDO regulator 100. Output capacitor 108, having the capacitance COUT, is used to maintain loop stability and to keep output voltage VOUT relatively constant during load transients. Capacitance COUT is typically selected to have a relatively large value to keep output voltage VOUT within a predefined range while the dual-feedback loops respond and regain control in response to a load transient. Resistor 130 represents the inherent equivalent series resistance (ESR) of output capacitor 108. The resistance RESR of resistor 130 is defined by the construction and material of capacitor 108. Inductor 144 represents the inherent equivalent series inductance (ESL) of output capacitor 108. The inductance of inductor 144 is defined by the construction and material of the capacitor 108. In voltage regulator applications where fast transient response is important, capacitor 108 is typically a ceramic chip capacitor which is characterized by low ESR and ESL values compared to its tantalum and aluminum electrolytic counterparts. For a typical 1 μF 10V ceramic chip capacitor 108, representative values for the ESR and ESL are RESR=10 mΩ, LESL=1 nH.
The Digital Control Engine (DCE) 302 receive the N-bit wide digital code word from ADC 306 and processes it according to a control algorithm to provide an M-bit wide digital code word that is supplied to Digital-to-Analog Converter (DAC) 308. The algorithm implemented by DCE 302 may be a digital filter algorithm mimicking the behavior of a high-gain low-bandwidth amplifier, such as an integrator, or may be a non-linear function adapted to bring the output voltage VOUT close to reference voltage VREF such that the difference between voltages VOUT and VREF is less than a predefined value. DAC 308 uses the M-bit word to bring the output voltage VOUT back into regulation using the slower time constants of the DFL. The resolution of ADC 306, i.e., N, is typically selected so as to be less than the DAC 308 resolution, i.e., M, to avoid limit cycling of the output voltage. DAC 308 generates an analog voltage signal at its output in response to the M-bit wide digital code word it receives at its input. The voltage generated by DAC 308 is applied to an input terminal of amplifier 104. Signal CTRL generated by DCE 302 is optionally used to control the operations of one or more blocks of an HLDO of the present invention. For example, signal CTRL may be used to set the bias currents/voltages to optimize the performance of the various analog blocks disposed in an HLDO of the present invention to account for environment parameters, external component values and operating conditions. In the embodiment shown in
Memory 310 supplies information to DCE 302. Although not shown, in one embodiment, memory 310 includes a non-volatile (NVM) and a volatile Memory (VM). The NVM may be used to store such data as, e.g., calibration information, loop parameters, external component values and parameters for the programmable features of the regulator that are desired to be retained in case of a power loss. VM may be used as a scratch pad by the DCE 302 and may also store run-time status information. The Clock & Timing Generator 304 generates the timing signals for the ADC 306, DCE 302, DAC 308, and memory 310.
In one embodiment, ADC 306 has a single-ended input and may sample the signals REF and FB signals at different times, store them in MEM 30, and compute the difference in digital domain. In another embodiment, the difference between the values of signals REF and FB may be determined by an analog signal conditioning circuit. The output of the signal conditioning circuit is then applied to the single-ended ADC 306.
Referring to
When a large load current transient is applied to the output, it causes on the output voltage (i) a voltage spike induced by the ESL, (ii) an offset voltage induced by the ESR and (iii) a voltage droop caused by the loop response time. The effects of LESL and RESR can be kept relatively small by proper selection of external components and by following proper layout techniques. As an example, a load current step of 0 to 100 mA in 100 ns would cause a peak output voltage deviation of 1 mV due to 1 nH of ESL. The contribution of ESR to the transient output voltage deviation is also relatively small. As an example, a load current step of 0 to 100 mA would cause a peak output voltage deviation of 1 mV due to 10 mΩ of ESR. The voltage droop is caused by the non-zero loop response time TDAFL. Assuming that ΔIL is the difference between IL2 and IL1, the following approximation can be written about the droop rate:
d(VOUT)/dt=ΔIL/COUT (2)
During the period TDAFL, the load current is supplied by COUT. At the end of TDAFL, the maximum output voltage deviation from the initial regulation value of VOUTL1 may be written as:
ΔVOUTmax=ΔIL*TDAFL/COUT (3)
After the expiration of TDAFL, the AFL brings the output voltage to VOUTL2
ΔVOUTTR=VOUTL1−VOUTL2
In expression (4), ALGHBA represents the voltage gain of the amplifier 104, ΔVGS is the voltage difference between the gate-to-source voltages VGS2 and VGS1 of NMOS 106 at drain current levels of IL2 and IL1 respectively, and ΔVOUTTR represents the transient load regulation characteristic of the LDO regulator 100.
The following are exemplary numerical values of a few parameters associated with LDO regulator 100 of
IL1=0
IL2=100 mA
ALGHBA=20
TDAFL=300 ns
COUT=1 μF
VGS
VGS
d(VOUT)/dt=ΔIL/COUT=100 mV/μs
ΔVOUTMAX=ΔIL*TDAFL/COUT=30 mV
ΔVOUTTR=ΔVGS/ALGHBA=20 mV
After the initial events described above, DCB 102 which has a response time of TDDFL brings the output voltage back to DC regulation as shown in
ΔVOUT=ΔVGS/(ALGHBA*ADCB)*(R1+R2)/R1 (5)
where ALGHBA represents the DC voltage gain of amplifier 104, and ADCB represents the equivalent DC gain of the DCB 102 from the inputs of ADC 306 to the outputs of DAC 308.
The following are exemplary numerical values of a few parameters associated with HLDO regulator 100 of
R1=R2=100 kΩ
ALGHBA=20
ADCB=400
VGS
VGS
ΔVOUT=0.1 mV
If smoother transitions are desired at the output between DAC updates, a smoothing circuit (not shown) can be placed between the DAC output and amplifier 104. For example, an RC low pass filter may be used to provide the smoothing function. The resulting output voltage waveform when such a smoothing circuit is used is shown in
gm302,304=I306/(2*VT) (6)
In expression (6), parameter VT represents the thermal voltage. Cascode transistors 512 and 514 together with current sources 508 and 510, transfer the transconductance of the input stage of the cascode to the output stage of the cascode where the current mirror formed by transistors 516 and 518 converts the differential signals to a single-ended signal. The output impedance of the cascode at the drain terminals of transistors 514 and 518 is large compared to the resistance of resistor 520. Similarly, the input impedance of the NPN transistor 524 is large compared to the resistance of resistor 520. Resistor 520 is thus used to set the output impedance at the output of the cascode. The voltage gain of the amplifier 102 is defined by the following expression:
ALGHBA=gm302,304*R320 (7)
For example, when gm302,304=200 μA/V, and R320=100 kΩ, ALGHBA is 20. NPN transistor 524, biased by current source I322, is used as an emitter follower to buffer the output of the cascode. PNP transistor 526 level shifts the output signal to a voltage level more suitable for driving the gate terminal of output pass-transistor, and provides further buffering. PNP 526 is biased by current source 136 which supplies a substantially constant bias current ICB. The output resistance of closed-loop amplifier 102 is defined by the small signal output impedance of transistor 326 and may be written as shown below:
rO=VT/ICB (8)
Although not shown, the time multiplexing of the DCB may be extended to more than two voltage regulation channels. Additionally, the ADC, DAC, DCE in the DCB, can be further utilized by other purposes when they are needed to process HLDO data, such as diagnostics, supervisory functions, and communications.
As described above, the DC and transient performances of an HLDO regulator in accordance with the embodiments of the present invention are handled by two separate feedback loops, thus enabling each loop's performance to be independently optimized. This, in turn, enables the HLDO regulator to be relatively very fast and highly accurate. Furthermore, since accurate ADCs and DACs may be implemented in CMOS technologies, and a multitude of HLDO channels may be integrated on the same chip, an HLDO in accordance with any of the embodiments described above, achieves many advantages.
The above embodiments of the present invention are illustrative and not limiting. Various alternatives and equivalents are possible. The invention is not limited by the type of amplifier, current source, transistor, etc. The invention is not limited by the type of integrated circuit in which the present invention may be disposed. Nor is the invention limited to any specific type of process technology, e.g., CMOS, Bipolar, or BICMOS that may be used to manufacture the present invention. Other additions, subtractions or modifications are obvious in view of the present disclosure and are intended to fall within the scope of the appended claims.
The present application is a continuation of U.S. application Ser. No. 11/956,070, filed Dec. 13, 2007, which claims benefit under 35 USC 119(e) of U.S. Provisional Application No. 60/870,574, filed on Dec. 18, 2006, entitled “Hybrid Low Dropout Voltage Regulator Circuit,” the content of which is incorporated herein by reference in its entirety. The present application is related to U.S. application Ser. No. 11/939,377, filed Nov. 13, 2007, entitled “Fast Low Dropout Voltage Regulator Circuit”, the content of which is incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
2220099 | Fritz Guenther et al. | Nov 1940 | A |
3020099 | Smith | Feb 1962 | A |
4473744 | Mizokami | Sep 1984 | A |
6046577 | Rincon-Mora et al. | Apr 2000 | A |
6160325 | Turvey | Dec 2000 | A |
6201375 | Larson et al. | Mar 2001 | B1 |
6246221 | Xi | Jun 2001 | B1 |
6246222 | Nilles et al. | Jun 2001 | B1 |
6388433 | Marty | May 2002 | B2 |
6437638 | Coles et al. | Aug 2002 | B1 |
6465994 | Xi | Oct 2002 | B1 |
6674274 | Hobrecht et al. | Jan 2004 | B2 |
6677735 | Xi | Jan 2004 | B2 |
6696882 | Markowski et al. | Feb 2004 | B1 |
6839252 | Tai et al. | Jan 2005 | B2 |
6856124 | Dearn | Feb 2005 | B2 |
6933772 | Banerjee et al. | Aug 2005 | B1 |
6977489 | Isham | Dec 2005 | B2 |
6989659 | Menegoli et al. | Jan 2006 | B2 |
7009348 | Mogilner et al. | Mar 2006 | B2 |
7102394 | Wilson et al. | Sep 2006 | B1 |
7109691 | Brooks et al. | Sep 2006 | B2 |
7167054 | Dening et al. | Jan 2007 | B1 |
7262658 | Ramaswamy et al. | Aug 2007 | B2 |
7304464 | Weng et al. | Dec 2007 | B2 |
7327127 | Ho | Feb 2008 | B2 |
7333348 | Horiuchi et al. | Feb 2008 | B2 |
7342392 | Liao | Mar 2008 | B2 |
7348840 | Magrath et al. | Mar 2008 | B2 |
7397226 | Mannama et al. | Jul 2008 | B1 |
7402985 | Zlatkovic | Jul 2008 | B2 |
7414471 | Krishnan et al. | Aug 2008 | B2 |
7486058 | Szepesi | Feb 2009 | B2 |
7501801 | Brown et al. | Mar 2009 | B2 |
7531996 | Yang et al. | May 2009 | B2 |
20070114985 | Latham et al. | May 2007 | A1 |
20080150368 | Gurcan | Jun 2008 | A1 |
20080150500 | Gurcan | Jun 2008 | A1 |
20080157740 | Gurcan | Jul 2008 | A1 |
20080174289 | Gurcan et al. | Jul 2008 | A1 |
20090015066 | Guo et al. | Jan 2009 | A1 |
Number | Date | Country | |
---|---|---|---|
20100237839 A1 | Sep 2010 | US |
Number | Date | Country | |
---|---|---|---|
60870574 | Dec 2006 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11956070 | Dec 2007 | US |
Child | 12729142 | US |