Claims
- 1. A method of transferring clock signals between buses, comprising the sequential steps of:
a) detecting that a first external device has driven a first clock line from a first logic state to a second logic state; b) driving said first clock line and a second clock line to said second logic state by a control circuit; c) releasing said second clock line by said control circuit after a predetermined time period; d) monitoring said second clock line; e) holding said first clock line at said second logic state by said control circuit as long as said second clock line is held at said second logic state by a second external device; and f) releasing said first clock line by said control circuit when said second clock line is released by said second external device.
- 2. The method of claim 1, further comprising the step of using an inter-integrated circuit protocol.
- 3. The method of claim 1, wherein said first logic state on said first clock line is at a different voltage level than said first logic state on said second clock line.
- 4. A data multiplexing system comprising:
a multiplexer; a system component coupled to said multiplexer through a first bi-directional serial bus; and a group of memory devices coupled to said multiplexer through a second bi-directional serial bus; wherein said first and second buses are operative for using an inter-integrated circuit protocol.
- 5. The system of claim 4, wherein said multiplexer includes:
an address decoder for decoding a first address on said first bus designating said group and for decoding a second address on said first bus designating one of said plurality of memory devices.
- 6. The system of claim 5, wherein said first bus is adapted for operating at a first voltage and said second bus is adapted for operating at a second voltage different from said first voltage.
- 7. A method of multiplexing data, comprising the steps of:
sending a first address over a first inter-integrated circuit bus, said first address specifying a multiplexer device; decoding said first address in said multiplexer device; sending a second address over said first bus specifying one of a plurality of memory devices coupled to said multiplexer device through a second inter-integrated circuit bus; passing said second address through said multiplexer device to said second bus; decoding said second address in said specified one of a plurality of memory devices; and transferring data to said specified one of a plurality of memory devices through said multiplexer.
- 8. The method of claim 7, further comprising the step of communicating over said first bus at a first signal voltage level and communicating over said second bus at a second signal voltage level different than said first signal voltage level.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of application Ser. No. 09/385,495, filed Aug. 27, 1999, and claims priority of that filing date.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09385495 |
Aug 1999 |
US |
Child |
10436837 |
May 2003 |
US |