This disclosure relates generally to printed circuit board (PCB) design, and more particularly, to identifying voltage referencing errors of a PCB design.
As PCBs increase in complexity it is important to reduce the number of possible errors during the design phase. Completing a sound design will reduce signal integrity issues at a later stage.
An important aspect of PCB board design is signal return current flow, especially for high frequency signals. Signal currents take the path of least resistance which is typically the closest power plane. Therefore, when a signal changes from one layer to another on a PCB, the return current path is interrupted and the return current must also change reference planes, typically via a decoupling capacitor.
In PCB design, improper referencing of signals generates noise, bit errors, reflection and crosstalk. Proper referencing is essential for proper impedance control, loop area minimisation and cross talk reduction. In mixed signal design, proper referencing is essential to prevent analogue and digital signal interference.
A need therefore exists for a method to detect voltage reference errors, for example when a high speed signal is referenced to an improper voltage.
One embodiment of the disclosure is a method for determining a voltage reference error in a PCB design. A signal is identified from information about a PCB design. A user defines one or more voltage references for the signal. The user defined voltages are compared to the voltages of one or more power planes adjacent to the signal. If a user defined voltage differs from the associated voltage reference of an adjacent plane, an indication that a voltage referencing error has occurred is generated.
A further embodiment of the disclosure is a system for determining a voltage reference error in a PCB design. A processor identifies a signal associated with a PCB design from information about the PCB design. One or more user defined voltage references for the signal is input via an input device. The processor compares the user defined voltages to the voltages of one or more adjacent power planes. If a user defined voltage differs from the associated voltage reference of an adjacent plane, the processor generates an indication that a voltage referencing error has occurred.
One or more embodiments of the disclosure will now be described with reference to the drawings in which:
a and 2b illustrates an exemplary embodiment of a typical signal circuit;
As is typical in the art, signals are routed throughout the PCB, crossing signal layers if required. To ensure design integrity, each signal must be referenced to the correct reference power planes. An incorrectly referenced signal may create signal integrity issues. For example, a signal on signal layer 150 may be correctly referenced to the +3.3V power plane 160 and the ground power plane 140. However, for example, if the signal is routed to signal layer 180, the voltage reference for the signal may be incorrectly assigned to the +1.8V power plane 190.
a illustrates an exemplary embodiment of a typical signal circuit 200. In this example, a signal 210 is routed on signal layer 150. The signal creates a voltage V1 240 across a load 220 and a return signal current I1 250. The ground voltage reference 230 for this signal is assigned correctly as GND. Accordingly, the signal voltage V1 240 and return current I1 250 are correct. However,
Reference is now made to
Reference is now made to
In step 340 of method 300, an error report is generated and displayed to the user in accordance with one aspect of the present invention. The error report indicates those signals of the PCB design for which voltage references have been incorrectly assigned. In addition to this information, the X and Y coordinates of the location and layer of the incorrectly assigned voltage references are calculated. The user then has the option to use the PCB design software to correct the errors and run steps 310 to 340 of method 300 iteratively until no voltage reference errors exist. The steps of method 300 can be performed on hardware, software or a combination of both
Number | Name | Date | Kind |
---|---|---|---|
6976233 | Frank et al. | Dec 2005 | B1 |
6993739 | Becker et al. | Jan 2006 | B2 |
7170361 | Farnworth | Jan 2007 | B1 |
Number | Date | Country | |
---|---|---|---|
20100042961 A1 | Feb 2010 | US |