Claims
- 1. A scanning circuit for use in an image display device comprising a decoder for outputting scanning pulses according to 2m pulse signals, each of the pulse signals being formed by m signals and m inverted signals which are the inverse of the m signals, said decoder including first to lth decoding sections for sequentially outputting the scanning pulses to l lines of output signal lines where l satisfies a condition of l.ltoreq.2.sup.m,
- wherein each of said decoding sections comprises a first transistor, and second to (m+1)th transistors having a channel including majority carriers of a type different from that of majority carriers of said first transistor,
- drains and sources of said first to (m+1)th transistors are connected in series,
- the scanning pulses are output from a junction between said first and second transistors,
- a reset signal is input to a gate of said first transistor, the reset signal switching on said first transistor when the pulse signal is switched from a high level to low level or from low level to high level, and
- the pulse signals are input to gates of said second to (m+1)th transistors.
- 2. The scanning circuit according to claim 1,
- wherein the scanning pulses from the junctions between said first and second transistors in said second to lth decoding sections and said first decoding section are input as the reset signals to the gates of said first transistors in said first to lth decoding sections, respectively.
- 3. The scanning circuit according to claim 1, further comprising capacitors, connected to said output signal lines, for keeping levels of said output signal lines.
- 4. The scanning circuit according to claim 1, further comprising first and second inverting circuits for keeping levels of said output signal lines,
- wherein said first inverting circuit is inserted in series to said output signal lines, and
- an input and on output of said second inverting circuit are connected to an output and an input of said first inverting circuit, respectively.
- 5. The scanning circuit according to claim 2, further comprising capacitors, connected to said output signal lines, for keeping levels of said output signal lines.
- 6. The scanning circuit according to claim 2, further comprising first and second inverting circuits for keeping levels of said output signal lines,
- wherein said first inverting circuit is inserted in series to said output signal lines, and
- an input and on output of said second inverting circuit are connected to an output and an input of said first inverting circuit, respectively.
- 7. A scanning circuit for use in an image display device comprising a decoder for outputting scanning pulses according to 2m pulse signals, each of the pulse signals being formed by m signals and m inverted signals which are the inverse of the m signals, said decoder including first to lth decoding sections for sequentially outputting the scanning pulses to l lines of output signal lines where l satisfies a condition of l.ltoreq.2.sup.m,
- wherein each of said decoding sections comprises a first transistor, and second to (m+2)th transistors having a channel including majority carriers of a type different from that of majority carriers of said first transistor,
- drains and sources of said first to (m+2)th transistors are connected in series,
- the scanning pulses are output from a junction between said first and second transistors,
- reset signals are input to a gates of said first and second transistors, the reset signals switching on said first transistor and switching off said second transistor when levels of the pulse signals are switched from high level to low level or from low level to high level, and
- the pulse signals are input to gates of said third to (m+2)th transistors.
- 8. The scanning circuit according to claim 7,
- wherein the scanning pulses from the conjunctions between said first and second transistors in said second to lth and first decoding sections are input as the reset signals to the gates of said first transistors in said first to lth decoding sections, respectively.
- 9. The scanning circuit according to claim 7, further comprising capacitors, connected to said output signal lines, for keeping levels of said output signal lines.
- 10. The scanning circuit according to claim 7, further comprising first and second inverting circuits for keeping levels of said output signal lines,
- wherein said first inverting circuit is inserted in series to said output signal lines, and
- an input and an out put of said second inverting circuit are connected to an output and an input of said first inverting circuit, respectively.
- 11. The scanning circuit according to claim 8, further comprising capacitors, connected to said output signal lines, for keeping levels of said output signal lines.
- 12. The scanning circuit according to claim 8, further comprising first and second inverting circuits for keeping levels of said output signal lines,
- wherein said first inverting circuit is inserted in series to said output signal lines, and
- an input and an output of said second inverting circuit are connected to an output and an input of said first inverting circuit, respectively.
- 13. The scanning circuit according to claim 1,
- wherein pulse signals which are all changed to high level or low level for a predetermined period immediately before the levels of the pulse signals are changed are input to said decoder.
- 14. The scanning circuit according to claim 3,
- wherein pulse signals which are all changed to high level or low level for a predetermined period immediately before the levels of the pulse signals are changed are input to said decoder.
- 15. The scanning circuit according to claim 4,
- wherein pulse signals which are all changed to high level or low level for a predetermined period immediately before the levels of the pulse signals are changed are input to said decoder.
- 16. The scanning circuit according to claim 7,
- wherein pulse signals which are all changed to high level or low level for a predetermined period immediately before the levels of the pulse signals are changed are input to said decoder.
- 17. The scanning circuit according to claim 9,
- wherein pulse signals which are all changed to high level or low level for a predetermined period immediately before the levels of the pulse signals are changed are input to said decoder.
- 18. The scanning circuit according to claim 10,
- wherein pulse signals which are all changed to high level or low level for a predetermined period immediately before the levels of the pulse signals are changed are input to said decoder.
- 19. The scanning circuit according to claim 7,
- wherein the reset signals are input to said decoder for a predetermined period immediately before the levels of the pulse signals are changed.
- 20. The scanning circuit according to claim 1,
- wherein said output signal lines have a capacitance capable of maintaining a non-selective level until the next reset signal is input.
- 21. The scanning circuit according to claim 2,
- wherein said output signal lines have a capacitance capable of maintaining a non-selective level until the next reset signal is input.
- 22. The scanning circuit according to claim 7,
- wherein said output signal lines have a capacitance capable of maintaining a non-selective level until the next reset signal is input.
- 23. The scanning circuit according to claim 1,
- wherein the transistors to which the inverted signals are input as the pulse signals are changed to have a channel including majority carriers of a type equal to that of said first transistor, and non-inverted signals are input as the pulse signals instead of the inverted signal to gates of said changed transistors.
- 24. The scanning circuit according to claim 7,
- wherein the transistors to which the inverted signals are input as the pulse signals are changed to have a channel including majority carriers of a type equal to that of said first transistor, and non-inverted signals are input as the pulse signals instead of the inverted signal to gates of said changed transistors.
- 25. An image display device comprising:
- a plurality of data signal lines arranged in columns;
- a plurality of scanning signal lines arranged in rows;
- pixel arrays formed by pixels arranged in intersections of said data signal lines and said scanning signal lines;
- a data-signal-line driving circuit for supplying video signals to said data signal lines; and
- a scanning-signal-line driving circuit for supplying scanning pulses to said scanning signal lines, said scanning-signal-line driving circuit including a decoder for outputting scanning pulses according to 2m pulse signals, each of the pulse signals being formed by m signals and m inverted signals which are the inverse of the m signals, said decoder comprising first to lth decoding sections for sequentially outputting the scanning pulses to l lines of output signal lines where l satisfies a condition of l.ltoreq.2.sup.m,
- wherein each of said decoding sections comprises a first transistor, and second to (m+1)th transistors having a channel including majority carriers of a type different from that of majority carriers of said first transistor,
- drains and sources of said first to (m+1)th transistors are connected in series,
- the scanning pulses are output from a junction between said first and second transistors,
- a reset signal is input to a gate of said first transistor, the reset signal switching on said first transistor when levels of the pulse signal are switched from high level to low level or from low level to high level, and
- the pulse signals are input to gates of said second to (m+1)th transistors.
- 26. An image display device comprising:
- a plurality of data signal lines arranged in columns;
- a plurality of scanning signal lines arranged in rows;
- pixel arrays formed by pixels arranged in intersections of said data signal lines and said scanning signal lines;
- a data-signal-line driving circuit for supplying video signals to said data signal lines; and
- a scanning-signal-line driving circuit for supplying scanning pulses to said scanning signal lines, said scanning-signal-line driving circuit including a decoder for outputting scanning pulses according to 2m pulse signals, each of the pulse signals being formed by m signals and m inverted signals which are the inverse of the m signals, said decoder comprising first to lth decoding sections for sequentially outputting the scanning pulses to l lines of output signal lines where l satisfies a condition of l.ltoreq.2.sup.m,
- wherein each of said decoding sections comprises a first transistor, and second to (m+2)th transistors having a channel including majority carriers of a type different from that of majority carriers of said first transistor,
- drains and sources of said first to (m+1)th transistors are connected in series,
- the scanning pulses are output from a junction between said first and second transistors,
- reset signals are input to gates of said first and second transistors, the reset signals switching on said first transistor and switching off said second transistor when levels of the pulse signals are switched from high level to low level or from low level to high level, and
- the pulse signals are input to gates of third to (m+2)th transistors.
Priority Claims (3)
Number |
Date |
Country |
Kind |
5-331624 |
Dec 1993 |
JPX |
|
5-331625 |
Dec 1993 |
JPX |
|
6-313815 |
Dec 1994 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 08/363,217, filed Dec. 23, 1994, now U.S. Pat. No. 5,712,653.
US Referenced Citations (22)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2-13316 |
Apr 1990 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
363217 |
Dec 1994 |
|