The present invention relates to an electrophotographic image forming apparatus.
In a printer which is an electrophotographic image forming apparatus, a method of exposing a photosensitive drum using an exposure head to form a latent image is generally known. Here, a LED (Light Emitting Diode) or an organic EL (Organic Electro Luminescence) is used for the exposure head. The exposure head comprises a light emitting element array arranged in the longitudinal direction of the photosensitive drum, and a rod lens array which forms an image of light from the light emitting element array, on the photosensitive drum. LEDs and organic ELs having a surface-emitting shape in which the direction of light emitted from the light-emitting surface is the same as that of the rod lens array is known. Here, the length of the light emitting element array is determined depending on the width of the image area on the photosensitive drum, and the interval between the light emitting elements is determined according to the resolution of the printer. For example, in the case of a 1200 dpi printer, the pixel spacing is 21.16 μm, and therefore, the spacing between the adjacent light emitting elements is also the spacing corresponding to 21.16 μm. In the case of an image forming device capable of printing on A3 size recording sheet (approximately 300 mm in the short side direction) with these spaces between the adjacent light emitting elements, 14173 (=300 mm×(2.54 cm 1200 dpi)) light emitting elements are arranged. In the case of mounting discrete light-emitting elements on a printed circuit board by wire bonding, if the number of light-emitting elements is large, the number of wire bonding positions increases, and therefore, the mounting cost increases. Therefore, conventionally, a method of reducing the number of wire bandings by forming a plurality of light emitting element arrays on one semiconductor chip and sharing the terminals for the surface light emitting elements within the semiconductor chip has been used. For example, when 500 light emitting elements are formed on one semiconductor chip, and 29 semiconductor chips (≈14173/500) are enough on the printed circuit board to cover the image area width of 300 mm capable of printing A3 size recording sheet. By this, the number of discrete light emitting elements mounted (number of wire bonding) can be significantly reduced. In a printers which use such an exposure head, as compared to laser scanning printers which scan a photosensitive drum with a laser beam deflected by a rotating polygonal mirror, use a smaller number of parts, and therefore, downsizing of equipment and cost reduction are easy. In addition, in a printer using an exposure head, the sound generated by the rotation of the rotary polygonal mirror is eliminated.
On the other hand, the semiconductor chips are known to have individual differences in the intensity of light due to manufacturing variations. When a plurality of light emitting element arrays are arranged on one semiconductor chip, as described in the foregoing, density unevenness becomes visually recognized due to individual differences in the intensity of light when the width of the semiconductor chip is a visible width (for example, 1 mm or more). Japanese Patent Application Laid-Open No. H07-156444, for example, proposes a method of adjusting the light intensity in which the image density is made uniform by providing an adjusting means for adjusting the light intensity for each semiconductor chip.
However, when the light intensity adjusting means is provided for individual semiconductor chip as described above, there is a problem that the circuit scale of the light quantity adjusting means is large, resulting in an increase in cost. For example, using a DAC (digital analog conversion control circuit) to control the drive voltage or drive current of the light emitting element, and to suppress the variation in the intensity of light of the semiconductor chip in the exposure head to within 1%, a DAC with a resolution of 7 bits (128 steps from 0 to 127) or higher is required. On the other hand, even if a 7-bit DAC is used, if the light quantity of the entire exposure head is changed dynamically in the image forming apparatus, the control resolution of the light quantity may be insufficient. In an image forming apparatus, the intensity of light required to provide a predetermined density changes due to variations in the photosensitive drum and toner and temperature changes. Therefore, in many image forming apparatuses, the image density is detected by a density sensor provided in the image forming apparatus, and the light intensity of the exposure head is adjusted so as to provide the predetermined density. Here, if Pmax is the required light intensity when the highest light intensity is required during image formation, and Pmin the required light intensity when the lowest light intensity is required. For example, if the total light intensity is controlled dynamically so that the light intensity Pmin is 20% of the light intensity Pmax, the DAC value of the light intensity Pmin is approximately 25 (=127×0.2 (20%)). When correcting the light intensity difference for each chip in the exposure head when the light intensity is Pmin, the control resolution of the light intensity is 4% (the percentage of DAC value 24 or 26 when the DAC value is increased or decreased by one step to the DAC value 25 is ±4%), and the control resolution is coarse. Therefore, even when the intensity of light is Pmin, in order to keep the control resolution within 1%, four times the resolution is required, and a 9-bit (=7 bits+2 bits) DAC is required. As described in the foregoing, since each semiconductor chip requires a light intensity adjustment function, the same number, as the number of the semiconductor chips, of 9-bit DAC, with the result of increasing the circuit scale.
The present invention has been made under such circumstances, and an object of the present invention is to suppress an increase in circuit scale and to control the variation in the intensity of light for each semiconductor chip with high accuracy.
According to an aspect of the present invention, there is provided an image forming apparatus comprising a photosensitive drum; a print head including a plurality of light emitting elements for exposing said photosensitive drum; an image formation controller configured to control said print head to form an image in accordance with image data; said print head including a plurality of array chips each including a plurality of light emitting elements, and an output portion configured to output a driving voltage for driving said light emitting element to said array chips, said output portion including a first voltage controller provided corresponding to each of said array chips and configured to output the drive voltage, a second voltage controller configured to output a maximum voltage of the drive voltages outputted to each of said array chips to said first voltage controller, and a third voltage controller configured to output a minimum voltage of the drive voltages outputted to each of said chips to said first voltage controller, said first voltage controller including a resistance portion including a plurality of resistors, and a switch which is provided corresponding to each of said plurality of resistors and which is turned on or off in accordance with an instruction from said image forming controller to dividing the input voltage by said resistance portion, wherein said image formation controller controls said switch in accordance with the image data so that said output portion outputs, to each of said plurality of array chips, a voltage between the maximum voltage and the minimum voltage on the basis of the maximum voltage outputted from said second voltage controller and the minimum voltage outputted from said third voltage controller.
According to another aspect of the present invention, there is provided an image forming apparatus comprising a photosensitive drum; a print head including a plurality of light emitting elements for exposing said photosensitive drum; an image formation controller configured to control said print head to form an image in accordance with image data; said print head including a plurality of array chips each including a plurality of light emitting elements, and an output portion configured to output a driving voltage for driving said light emitting element to said array chips, said output portion including a first voltage controller provided corresponding to each of said array chips and configured to output the drive voltage, a second voltage controller configured to output a maximum voltage of the drive voltages outputted to each of said array chips to said first voltage controller, and a third voltage controller configured to output a minimum voltage of the drive voltages outputted to each of said chips to said first voltage controller, said first voltage controller including a switch portion configured to be turned on or off in response to a control signal from said image formation controller, wherein when it is on, the maximum voltage inputted from said second voltage controller is outputted, and when it is off, the minimum voltage inputted from said third voltage controller is outputted, and a smoothing portion configured to smooth the voltage outputted from said switch portion and output the smoothed voltage to said array chip.
Further features of the present invention will become apparent from the following description of exemplary embodiments with reference to the mounted drawings.
Parts (a) and (b) of
Parts (a) and (b) of
Parts (a), (b) and (c) of
Parts (a) and (b) of
Parts (a), (b) and (c) of
Parts (a) and (b) of
In the following, embodiments of the present invention will be described in detail with reference to the drawings.
The image forming portion 103 includes four image forming stations arranged along the rotational direction (counterclockwise direction) of an endless conveyance belt 111 in the order of cyan (C) image forming station, magenta (M) image forming station, yellow (Y) image forming station, and black (K) image forming station. The four image forming stations have the same structure, and each image forming station includes a photosensitive drum 102 which are photosensitive members rotatable rotate in a direction of an arrow (clockwise), an exposure head 106, a charging device 107, and a developing device 108. Here, the subscripts a, b, c, and d of the photosensitive drum 102, the exposure head 106, the charging device 107, and the developing portion 108 indicates that they are for black (K) yellow (Y), magenta (M), and cyan (C) image forming stations, respectively. Here, in the following, the suffixes are omitted except when referring to specific photosensitive drum or the like.
In the image forming portion 103, the photosensitive drum 102 is driven to rotate, and the photosensitive drum 102 is charged by the charging device 107. The exposure head 106, which is the exposure means, emits light from the arrayed LED array according to the image data, and the light emitted from the chip surface of the LED array is collected on the photosensitive drum 102 (on the photosensitive member) by the rod lens array, so that an electrostatic latent image is formed. The developing device 108 develops the electrostatic latent image formed on the photosensitive drum 102 with toner. And, the developed toner image is transferred onto a recording sheet on a conveyance belt 111 which conveys the recording sheet. A series of such electrophotographic processes are executed at each image forming station. Here, during image formation, after a predetermined time has elapsed since image formation at the cyan (C) image forming station is started, image forming operations are executed sequentially at the magenta (M), yellow (Y), and black (K) image forming stations.
The image forming apparatus shown in
During the image forming operation, recording sheet is fed from a sheet feeding portion designated in advance, and the fed recording sheet is fed to the registration roller 110. The registration roller 110 feeds the recording sheet to the feeding belt 111 at such a timing that the toner image formed in the image forming portion 103 is transferred onto the recording sheet. The toner images formed on the photosensitive drum 102 of the respective image forming stations are sequentially transferred onto the recording sheet fed by the feeding belt 111. The recording sheet on which the toner image (unfixed) has been transferred is fed to the fixing portion 104. The fixing portion 104 has a built-in heat source such as a halogen heater, and fixes the toner image on the recording sheet by heating and pressing with two rollers. The recording sheet on which the toner image is fixed by the fixing portion 104 is discharged to the outside of the image forming apparatus by the discharge roller 112.
On the downstream side of the black (K) image forming station in the recording sheet conveyance direction, an optical sensor 113 functioning as a detection portion is disposed at a position facing the conveyance belt 111. The optical sensor 113 detects the position of the test image formed on the conveyor belt 111 to determine the color misregistration amount of the toner image between each image forming station. The amount of color deviation detected by the optical sensor 113 is notified to a control board 415 (
Here, as an example of an electrophotographic image forming apparatus, an image forming apparatus which directly transfers a toner image formed on the photosensitive drum 102 of each image forming station onto a recording sheet on the conveyance belt 111 has been described. The present invention is not limited to a printer which transfers the toner image from the photosensitive drum 102 directly onto the recording sheet. For example, the present invention can also be applied to an image forming apparatus including a primary transfer portion which transfers a toner image from the photosensitive drum 102 onto an intermediary transfer belt and a secondary transfer portion which transfers the toner image from the intermediary transfer belt onto the recording sheet.
Next, for the exposure head 106 which exposes the photosensitive drum 102 will be explained referring to parts (a) and (b) of
As shown in part (b) of
Part (a) of
Parts (a), (b) and (c) of
As shown in part (a) of
Part (c) of
As shown in part (b) of
In the control board 415, the CPU 400 performs image data processing and print timing processing. The control board 415 includes functional blocks of image data generation portion 401, a line data shift portion 402, a chip data conversion portion 403, a chip data shift portion 404, a data transmission portion 405, and a synchronization signal generation portion 406. In this embodiment, the image data generation portion 401 is constituted by in one integrated circuit (IC). In addition, the line data shift portion 402, the chip data conversion portion 403, the chip data shift portion 404, the data transmission portion 405, and the synchronization signal generation portion 406 are constituted by another integrated circuit (IC) different from the integrated circuit including the image data generation portion 401. Here, the image data generation portion 401, the line data shift portion 402, the chip data conversion portion 403, the chip data shift portion 404, the data transmission portion 405, and the synchronization signal generation portion 406 are modules inside the integrated circuit (IC) In addition, the CPU 400 is another circuit different from these integrated circuits, and the control board 415 is mounted with the CPU 400, integrated circuit including the image data generation portion 401, integrated circuit including the line data shift portion 402, and the connector 416. Here, the image data generation portion 401, the line data shift portion 402, the chip data conversion portion 403, the chip data shift portion 404, the data transmission portion 405, and the synchronization signal generation portion 406 may be included in one integrated circuit. Furthermore, the image data generation portion 401, the line data shift portion 402, the chip data conversion portion 403, the chip data shift portion 404, the data transmission portion 405, the synchronization signal generation portion 406, and the CPU 400 may be included in one integrated circuit. In the following, processing in each functional block will be described in the order in which image data on the control board 415 is processed.
An image data generation portion 401 functioning as a generation means performs dithering processing on the image data received from the scanner portion 100 or an external computer connected to the image forming apparatus, at a resolution instructed by the CPU 400 for print output, so that the image data is generated.
The CPU 400 determines the image shift amounts in the main scanning direction and the sub-scanning direction based on the color misregistration amount detected by the optical sensor 113, respectively. The image shift amount is determined by the CPU 400 based on, for example, the relative color misregistration amount between colors calculated based on a detection result of the color misregistration detection pattern image by the optical sensor 113. And, the CPU 400 instructs the line data shift portion 402 functioning as correction means on the image shift amount. In the line data shift portion 402, based on the image shift amount instructed by the CPU 400, the image data (also referred to as line data) inputted from the image data generation portion 401 for the entire image area for one page of recording sheet is processed for shifting. The image formation position is corrected by the shift process. Here, the line data shift portion 402 may divide the image area for one page of the recording sheet into a plurality of parts, and execute a shift process for each of the plurality of divided image areas.
The synchronization signal generation portion 406 generates a periodic signal for one line in the rotational direction of the photosensitive drum 102 (hereinafter referred to as “line synchronization signal”) in synchronization with the rotation speed of the photosensitive drum 102. The CPU 400 instructs the synchronization signal generation portion 406 about the cycle of the Line synchronization signal. The line synchronization signal cycle is a period (one line period) in which the surface of the photosensitive drum 102 moves in the rotational direction (sub-scanning direction) by the pixel size based on the resolution instructed by the CPU 400, for a predetermined rotation speed of the photosensitive drum 102. As for the speed in the sub-scanning direction, when the image forming apparatus includes a detection portion that detects the rotation speed of the photosensitive drum 102, the CPU 400 detects the photosensitive drum speed in the sub-scanning direction is calculated based on the detection result of the detection portion (the generation period of the signal output from the encoder). And, the CPU 400 determines the cycle of the line synchronization signal based on the calculation result. Here, the detector is an encoder provided on the rotating shaft of the photosensitive drum, for example. On the other hand, when the image forming apparatus is not provided with a detection portion which detects the rotation speed of the photosensitive drum 102, the rotation speed of the photosensitive drum 102 is calculated based on the following information. That is, the CPU 400 determines the cycle of the line synchronization signal based on the paper type information such as the sheet basis weight (g/cm♂2♂) and the sheet size inputted on the operation portion by the user.
The chip data conversion portion 403 reads line data for each line in the sub-scanning direction of the photosensitive drum 102 from the line data shift portion 402 in synchronism with the line synchronization signal. And, the chip data conversion portion 403 executes data processing for dividing the read line data into line data for each chip, and stores the data in the memories 501 to 529 corresponding to the respective surface light emitting element array chips 1 to 29.
In this embodiment, line data for one line in the main scanning direction is sequentially read from the line memory 500, and the writing to the memory 501 which stores the line data of the surface light emitting element array chip 1 is performed first. Next, the writing to the memory 502 which stores the image data of the surface light emitting element array chip 2 is then performed, and then the writing is sequentially performed up to the memory 529 which stores the image data of the surface light emitting element array chip 29. Here, the chip data shift portion 404 at the subsequent stage of the chip data conversion portion 403 performs data shift processing in the sub-scanning direction in the portions of surface light emitting element array chips. Therefore, the memories 501 to 529 store line data for 10 lines in the sub-scanning direction.
The chip data shift portion 404, which is the correction portion, performs the following control. That is, the relative readout timing of the line data from the memories 501 to 529 is controlled based on the data (2400 dpi unit) relating to the image shift amount in the sub-scanning direction for each surface emitting element array chip instructed in advance by the CPU 400. In the following, the image shift process in the sub-scanning direction executed by the chip data shift portion 404 will be specifically described.
It is preferable that there is no deviation in the mounting position of each even-numbered surface emitting element array chip in the longitudinal direction of the exposure head 106. Similarly, also in the longitudinal direction of the exposure head 106, it is preferable that there is no deviation in the mounting position of each odd-numbered surface emitting element array chip. In addition, the mounting positional relationship in the sub-scanning direction between the even-numbered surface-emitting element array chips and the odd-numbered surface-emitting element array chips corresponds preferably to a predetermined number of pixels (for example, 8 pixels) at 2400 dpi. Furthermore, it is preferable that the arrangement position of the light-emitting element array in each surface light-emitting element array chip in the sub-scanning direction is constant without individual difference. However, the mounting position of the surface light emitting element array chip and the arrangement position of the light emitting element rows involves errors, and these errors may cause a reduction in image quality of the output image.
The memory 420 (ROM) shown in
The data transmission unit 405 transmits the line data after performing the above-described data processing on the series of line data to the driving substrate 202 of the exposure head 106.
Next, the processing inside the drive portion 303a of the exposure head 106 will be described.
The drive portion 303a includes functional blocks of a data reception portion 407, a PWM signal generation portion 411, a timing controller 412, a control signal generation portion 413, and a drive voltage generation portion 414. In the following, the processing of each functional block will be described in the order in which image data is processed by the drive portion 303a. Here, as described above, the chip data conversion portion 403 arranges image data for each of the 29 surface emitting element array chips, and the subsequent processing blocks are constituted to process each image data stored in the 29 chips in parallel. The driving portion 303a includes a circuit which receives image data corresponding to the surface light emitting element array chips 1 to 15 and can process each surface light emitting element array chip in parallel.
The data receiving portion 407 receives a signal transmitted from the data transmitting portion 405 of the control board 415. Here, the data reception portion 407 and the data transmission portion 405 transmit and receive image data in the portion of lines in the sub-scanning direction in synchronization with the line synchronization signal.
The PWM signal generator 411 generates a pulse width signal (hereinafter referred to as the pulse width signal) provided by converting the pulse width corresponding to the light emission time performed in one pixel portion by the surface emitting element array chip in accordance with the data value for each pixel inputted from the data receiving portion 407 PWM signal. The timing for outputting the PWM signal is controlled by the timing controller 412. The timing controller 412 generates a synchronization signal corresponding to the pixel section of each pixel from the Line synchronization signal generated by the synchronization signal generation portion 406 of the control board 415, and outputs the synchronization signal to the PWM signal generation portion 411. The drive voltage generator 414 generates a drive voltage for driving the surface emitting element array chip in synchronization with the PWM signal. Here, the drive voltage generation portion 414 has a structure in which the voltage level of the output signal can be adjusted around 5V so that the CPU 400 provides a predetermined light intensity. In this embodiment, each surface light emitting element array chip is constituted such that four light emitting elements can be driven independently from each other at the same time. The drive voltage generator 414 supplies drive signals to 4 lines of drive signal for each surface emitting element array chip, that is, for the entire exposure head 106, supplies drive signals to staggered 1 line ((15 chips)×4=60 lines). Drive signals supplied to each surface light emitting element array chip are ΦW1 to ΦW4 (
The DACs 1111 to 1125 are provided corresponding to the surface light emitting element array chips 1 to 15 and output drive voltages for causing the surface light emitting elements of the surface light emitting element array chips to emit light. Output drive voltage is generated based on the first voltage supplied from the DAC 1100, a second voltage supplied from the DAC 1101, setting value (first indication value) corresponding to the output drive voltage set by the CPU 400 for each DAC 1111 to 1125. As described in the foregoing, the surface light emitting element array chips 1 to 15 provide different light emission intensities even when the same drive voltage is supplied. Therefore, in each of the DACs 1111 to 1125, a setting value corresponding to the drive voltage is set from the CPU 400 by way of a communication line (not shown) In the same surface light emitting element array chip, the variation in the intensity of light for each surface light emitting element is small, and therefore, the light intensities of the surface light emitting elements in the surface light emitting element array chip are controlled by the DACs 1111 to 1125 provided for the surface light emitting element array chips 1 to 15, respectively. In addition, the output portion which outputs the drive voltages of DACs 1111 to 1125 has a voltage drive circuit (not shown) such as a voltage follower so that the output drive voltage does not fluctuate due to the current which flows when switch elements 1151 to 1165 are turned on. The generated drive voltage is supplied to each of the surface light emitting element array chips 1 to 15 by way of the switch elements 1151 to 1165. The switch elements 1151 to 1165 cause each light emitting element array chip 1 to 15 to emit simultaneously by the four light emitting elements, and therefore, each of them has four contacts, 1151a to 1151d, 1165a to 1165d. The suffixes a, b, c, and d correspond to the drive signals ΦW1 to ΦW4 supplied to the surface emitting element array chips 1 to 15, respectively. The suffixes a, b, c, and d at the end indicate that respective contacts of the switch elements 1151 to 1165 are turned on or off by the PWM signal output from the PWM signal generation portion 411. Pulse signal of drive voltage generated in accordance with the PWM signals are supplied to the surface emitting element array chips, by way of the wirings 1131a to 1131d, 1132a to 1132d . . . 1145a to 1145d connected to the contacts of the switch elements 1151 and 1152 to 1165, respectively. By such an operation, the pulse signals having the drive voltage levels controlled for the respective surface light emitting element array chips 1 to 15 are supplied to the surface light emitting element array chips 1 to 15.
The DAC of this embodiment shown in
In the ladder resistance circuit 1204 which is a resistance portion, 63 resistors having the same resistance values are connected in series. For example, in the case of DACs 1111 to 1125, the voltage between each resistor is the voltage provided by equally dividing the first voltage input from the input portion 1200 and the second voltage input from the input portion 1201 by 63 resistors. Here, the resistance value of each resistor is the same resistance value, but there may be a difference in resistance value within the tolerance range. In addition, the resistance values of all the resistors do not necessarily have to be the same, and there may be a difference in resistance values which is larger than the tolerance among the plurality of resistors, and those resistors having the same resistance value may be included. In that case, the CPU 400 selects the resistor to be used depending on the resistance value of each resistor so that the output voltage becomes the target voltage.
On the other hand, the selector circuit 1205, which is the selector section, has 64 switch contacts, as shown in
The first voltage outputted from the DAC 1100, the second voltage outputted from the DAC 1101, and the output voltages (drive voltages) supplied to the surface light emitting element array chips 1 to 25 by the DACs 1111 to 1125 can be calculated by the following Equations (1)-(3).
First voltage=power supply voltage×(1st voltage setting value/63) (Equation 1)
Second voltage=Power supply voltage×(2nd voltage setting value/63) (Equation 2)
Output voltage of each surface light emitting element array chip=(first voltage−second voltage)×(DAC setting value for each surface light emitting element array chip/63)+second voltage (Equation 3)
Here, the first voltage setting value is a voltage setting value (second instruction value) corresponding to the first voltage set from the CPU 400 to the DAC 1100, and the second voltage setting value is a voltage setting value (third instruction value) corresponding to the second voltage set from the CPU 400 to the DAC 1101. In addition, the output voltage of each surface light emitting element array chip is a drive voltage outputted from the DACs 1111 to 1125 to the surface light emitting element array chips 1 to 25. The DAC set value for each surface light emitting element array chip is a set value (instruction value) corresponding to the drive voltage instructed from the CPU 400 to each of the DACs 1111 to 1125.
In step (hereinafter referred to as S) 1301, the CPU 400 reads the drive voltage data Vx (x=1 to 29) for the surface light emitting element array chips 1 to 29 from the memory 420. As described in the foregoing, the drive voltage data Vx is data indicating the drive voltage required when each of the surface light emitting element array chips 1 to 29 emits light with the predetermined target light intensity. In S1302, the CPU 400 determines, as the first voltage, the maximum value of the driving voltage data stored in the memory 420, that is, the driving voltages of the surface emitting element array chip with the lowest light quantity, among the driving voltage data of each surface light emitting element array chip 1 to 29. And, based on the power supply voltage and the determined first voltage from (Equation 1) described above, the CPU 400 calculates a first voltage setting value to be set in the DAC 1100. Here, the lower the light intensity of the surface light emitting element array chip, the higher the drive voltage is required in order to obtain the same light intensity as the other surface light emitting element array chips. In S1303, CPU 400 determines, as the second voltage, the minimum value of the driving voltage data stored in the memory 420, that is, the driving voltages of the surface emitting element array chip including the highest light quantity, among the driving voltage data of each surface light emitting element array chip 1 to 29. And, the CPU 400 calculates the second voltage setting value to be set in the DAC 1101 based on the power supply voltage and the determined second voltage from (Equation 2) described above. Here, the higher the light intensity of the surface light emitting element array chip, the lower the drive voltage is to provide the same light intensity as other surface light emitting element array chips.
In S1304, the CPU 400 calculates the DAC setting value corresponding to each surface emitting element array chip using the following Equation 4 and Equation 5, based on the first voltage, the second voltage, and the driving voltage data Vx of each surface emitting element array chip 1 to 29.
DAC resolution=(first voltage−second voltage)/63 (Equation 4)
Chip-specific DAC setting value=(Drive voltage data Vx−Second voltage)/DAC resolution (Equation 5)
In S1305, the CPU 400 sets the calculated first voltage setting value, second voltage setting value, and DAC setting value for each surface light emitting element array chip in the DACs 1100, 1101, and 1111 to 1125, respectively, and ends the process.
Here, when the first voltage and the second voltage are set to the same value as the driving voltage data Vx of the surface emitting element array chip at the time of factory adjustment stored in the memory 420, in the processing of S1302 and S1303, the surface light-emitting element is controlled with the same light intensity as at the factory adjustment. On the other hand, when controlling the light intensity of the entire exposure head 106 to the required light intensity (hereinafter referred to as control light intensity) according to the conditions at the time of image formation, the CPU 400 calculates the first voltage and the second voltage using the following Equation 6 and Equation 7.
First voltage=Drive voltage maximum value Vmax×Control light quantity/Factory adjustment light quantity (Equation 6)
Second voltage=drive voltage minimum value Vmin×control light quantity/factory adjustment light quantity (Equation 7)
Here, the maximum drive voltage value Vmax is the maximum voltage value of the drive voltage in the drive voltage data of the surface emitting element array chips stored in the memory 420. In addition, the minimum drive voltage value Vmin is the minimum voltage value of the drive voltage in the drive voltage data of the surface emitting element array chips stored in the memory 420. Factory-adjusted light intensity is a predetermined light intensity when adjusted in the factory inspection process before shipment.
By performing the calculations of Expression 6 and Expression 7 in the processes of S1302 and S1303, the first voltage and the second voltage in the control light intensity are determined. By this, the light intensity of the surface light emitting element array chip, which is the maximum light intensity in the exposure head 106, and the light intensity of the surface light emitting element array chip, which is the minimum light intensity, are the light intensity levels to be controlled. Here, in the structure of this embodiment, when controlling the light intensity of the entire exposure head 106, it is possible to perform light intensity control only by controlling the settings of the first voltage and the second voltage without changing the settings of the DACs 1101 to 1125 which individually adjust each surface emitting element array chip. The description will be made as to the case where the first voltage at the time of factory adjustment is 4.4V, the second voltage is 3.6V, and the drive voltage of a certain surface emitting element array chip is 4.0V, for example. In this case, the driving voltage of the corresponding surface emitting element array chip is a voltage value just between the first voltage and the second voltage, and therefore, the 6-bit DAC setting value set for each surface emitting element array chip is “32”. In the case of controlling to reduce the light intensity of the entire exposure head 106, the first voltage is changed to 2.2V and the second voltage is changed to 1.8V, for example. In this case, the driving voltage of the corresponding surface light emitting element array chip is 2.0V, which is exactly the middle voltage between the first voltage (2.2V) and the second voltage (1.8V), while the DAC setting value is kept at “32”. That is, the driving voltage of each surface light emitting element array chip is controlled at the relatively same ratio. Therefore, the determination of each DAC setting value in S1304 and the setting of each DAC setting value in S1305 can be omitted in the subsequent processing if they are executed in the first light intensity setting flow after the power is turned on. For example, when the intensity of light is frequently controlled due to factors such as in-machine temperature rise of the image forming apparatus, it will suffice if only the first voltage and the second voltage are determined by the processing of S1302 and S1303, and the DAC setting value is set in the DACs 1100 and 1101 by the processing of S1305. By this, while correcting the light intensity variation of the entire exposure head 106, the light intensity of the entire exposure head 106 can be controlled, and therefore, the intensity of light switching time required by the communication and the response speed of the DAC when setting the DAC set value for the surface emitting element array chips is significantly reduced.
In addition, in this embodiment, the example in which the intensity of light is controlled by controlling the voltage level to be applied in the driving method in which the surface light emitting element array chip is voltage driven has been described. As for the drive system which controls the light intensity by current drive, the intensity of light can be adjusted by controlling the surface emitting element array chip individually, if the current source is constituted so that the drive current value is determined in accordance with the output voltage of the DAC 1100, 1101. Here, in the case of a surface light emitting element array chip where the light intensity of the surface light emitting element array chip is not proportional to the driving voltage or driving current (for example, light is emitted when the driving voltage is 2V or more, and the light intensity increases linearly from 2V to 5V)), the light intensity can be controlled by performing the following arithmetic processing. That is, the voltage V0 (2V in this case) when the light intensity becomes zero is stored in the memory 420 in advance, and the above Equation 6 and Equation 7 are changed to the following Equation 8 and Equation 9, by which the light intensity can be controlled with higher accuracy.
First voltage=(maximum drive voltage-max V0)×(control light quantity)/(factory adjustment light quantity)+voltage V0 Equation 8
Second voltage=(maximum drive voltage-min V0)×control light quantity/factory adjustment light quantity+voltage V0 Equation 9
As for the circuit structure of the DAC, a 6-bit DAC structure using the ladder resistor circuit 1204 and the selector circuit 1205 has been described as an example, but the number of bits may be determined according to the required accuracy, and it is necessary to have 6 bits. In addition, other types of DAC which do not use the ladder resistor circuit 1204 and the selector circuit 1205 may be used. Parts (a) and (b) of
The operation of the SLED circuit shown in
Part (a) of
In addition, for shift thyristors connected to transfer line Φ1, the threshold voltage of the shift thyristor Tn+1 where the threshold voltage is the lowest is 3.2V (=1.7V+1.5V). Next, the shift thyristor Tn+3 (not shown in
Next, a light emitting operation of the light emitting thyristor will be described. When only the shift thyristor Tn is on, the gates of the four light emitting thyristors L4n−3 to L4n are connected in common to the common gate Gn of the shift thyristor Tn. Therefore, the gate potentials of the light emitting thyristors L4n−3 to L4n are 0.2V, which is the same as that of the common gate Gn. Therefore, the threshold value of each light emitting thyristor is 1.7V (=0.2V+1.5V), and if a voltage of 1.7V or more is inputted from the lighting signal lines ΦW1 to ΦW4 of the light emitting thyristors, the light emitting thyristors L4n−3 to L4n can be turned on. Therefore, by inputting a lighting signal to the lighting signal lines ΦW1 to ΦW4 when the shift thyristor Tn is on, the four light emitting thyristors L4n−3 to L4n can selectively emit light. At this time, the potential of the common gate Gn+1 of the shift thyristor Tn+1 next to the shift thyristor Tn is 1.7V, and the threshold voltage of the light emitting thyristors L4n+1 to 4n+4 connected to the common gate Gn+1 is 3.2V (=1.7V+1.5V) The lighting signal inputted from lighting signal lines ΦW1 to ΦW4 is 5V, and therefore, the light-emitting thyristors L4n+1 to L4n+4 are likely to light up with the same lighting pattern as the light-emitting thyristors L4n−3 to 4n. However, the threshold voltage is lower in the light emitting thyristors L4n−3 to L4n, and therefore, when a lighting signal is inputted through the lighting signal lines ΦW1 to ΦW4, they turn on earlier than light-emitting thyristors L4n+1 to L4n+4. Once the light emitting thyristors L4n−3 to L4n are turned on, the connected lighting signal lines ΦW1 to ΦW4 are lowered to about 1.5V (diffusion potential) Therefore, the potential of the lighting signal lines ΦW1 to ΦW4 becomes lower than the threshold voltage of the light emitting thyristors L4n+1 to L4n+4, and therefore, the light emitting thyristors L4n+1 to L4n+4 cannot be turned on. As described above, by connecting the multiple light-emitting thyristors L to one shift thyristor T, the plurality of light-emitting thyristors L can be turned on simultaneously.
The voltage of 5V is always applied to the gate line VGK. In addition, the clock signal Φ1 for the odd-numbered shift thyristor and the clock signal Φ2 for the even-numbered shift thyristor are inputted at the same period Tc, and 5V is supplied as the signal Φs for the start pulse line. To make a potential difference on the gate line VGK shortly before the clock signal Φ1 for the odd-numbered shift thyristor first becomes 5V, the signal Φs on the start pulse line is dropped to 0V. By this, the gate potential of the first shift thyristor Tn−1 is lowered from 5V to 1.7V, so that the threshold voltage becomes 3.2V, and therefore it can be turned on by a signal from the transfer line Φ1. Voltage 5V is applied to the transfer line Φ1, and 5V is supplied to the start pulse line Φs, slightly after the first shift thyristor Tn−1 is turned on, and thereafter, 5V is continuously supplied to the start pulse line Φs.
The structure is such that the transfer line Φ1 and the transfer line Φ2 have a time period Tov where the ON states (5V in this case) overlap each other, and are in a substantially complementary relationship. The light-emitting thyristor lighting signal lines ΦW1 to ΦW4 are transmitted in half the cycle of the transfer lines Φ1 and Φ2, and lights up when 5V is applied under the condition that the corresponding shift thyristor is on. For example, in the period a, all four light emitting thyristors connected to the same shift thyristor are turned on, and in the period b, the three light emitting thyristors are turned on simultaneously. In addition, in the period c, all the light emitting thyristors are turned off, and in the period d, the two light emitting thyristors are turned on simultaneously. In the period e, only one light-emitting thyristor is turned on.
In this embodiment, the number of light emitting thyristors connected to one shift thyristor is four, but it is not limited to this example, and may be less or more than four depending on the situation. Here, in the circuit described above, the cathode of each thyristor is shared, but an anode common circuit can be used by appropriately inverting the polarity.
Parts (a) and (b) of
In part (b) of
In addition, in the mesa structure type surface emitting device, the light emission efficiency is improved by using a current confinement mechanism to prevent the current from flowing to the side surface of the mesa structure 922. Here, the current confinement mechanism in this embodiment will be described. As shown in part (b) of
In the exposure head 106 in this embodiment, the density of light emitting points (interval between light emitting elements) is determined depending on the resolution. The surface light emitting elements inside the surface light emitting element array chip are separated into mesa structures 922 by element separating grooves 924, and, when forming an image with a resolution of 1200 dpi, for example, the distance between the element centers of adjacent light emitting elements (light emitting points) is arranged to be 21.16 μm.
As described above, based on the driving voltage of the surface light emitting element array chip with the maximum and minimum light quantity among the surface light emitting element array chips, two reference voltages (first voltage, second voltage) are determined, and the DAC of each surface emitting element array chip is driven based on the reference voltage. By this, it is possible to reduce the circuit scale of the DAC while accurately correcting variations in the amount of light emitted from each surface light emitting element array chip. For example, even when the variation of the light emitting element array chip is ±16% (the variation width (range) is 32%), the correction can be made with a resolution of 0.5% (=32% 64) by using a 6-bit (64-step) DAC. It becomes possible. Furthermore, by performing the light amount control of the entire exposure head with a common DAC 1100, 1101, it becomes possible to prevent the occurrence of density difference between the surface light emitting element array chips, without reducing the control resolution of the DAC for each surface emitting element array chip. When controlling the light amount of the entire exposure head, there is no need to reset the DAC settings for individual surface emitting element array chips, and therefore, the amount of light can be switched in a short time, and the amount of light can be switched without reducing the productivity of the entire image forming apparatus.
Here, in this embodiment, the exposure head in which the surface light emitting element array chips are arranged has been described as an example. The present invention is similarly effective for a laser scanning type exposure means comprising a plurality of light emitting elements. In particular, in the exposure means using VCSEL (surface emitting laser) with a large number of beams, the same effect can be achieved by grouping them on the basis of the output optical power and by using two reference voltages which are common to the group and a DAC for each light emitting element.
As has been described in the foregoing, according to this embodiment, it is possible to suppress an increase in circuit scale and to control the variation in the amount of light for each semiconductor chip with high accuracy.
While the present invention has been described with reference to exemplary embodiments, it is to be understood that the invention is not limited to the disclosed exemplary embodiments. The scope of the following claims is to be accorded the broadest interpretation so as to encompass all such modifications. And equivalent structures and functions.
This application claims the benefit of Japanese Patent Application No. 2018-211159 filed on Nov. 9, 2018, which is hereby incorporated by reference herein in its entirety.
Number | Date | Country | Kind |
---|---|---|---|
2018-211159 | Nov 2018 | JP | national |