The present invention relates to an image forming apparatus using, e.g., cold cathode electron-emitting devices as an electron source, which are arranged in a matrix, and an image forming method in this apparatus.
Conventionally, two types of devices, namely thermionic and cold cathode devices, are known as electron-emitting devices. Known examples of the cold cathode devices are surface-conduction type electron-emitting devices, field emission type electron-emitting devices (to be referred to as FE type electron-emitting devices hereinafter), and metal/insulator/metal type electron-emitting devices (to be referred to as MIM type electron-emitting devices hereinafter).
A known example of the surface-conduction type electron-emitting devices is described in, e.g., M. I. Elinson, “Radio Eng. Electron Phys., 10, 1290 (1965) and other examples will be described later.
The surface-conduction type electron-emitting device utilizes the phenomenon that electrons are emitted by a small-area thin film formed on a substrate by flowing a current parallel through the film surface. The surface-conduction type electron-emitting device includes electron-emitting devices using an Au thin film [G. Dittmer, “Thin Solid Films”, 9, 317 (1972)], an In2O3/SnO2 thin film [M. Hartwell and C. G. Fonstad, “IEEE Trans. ED Conf.”, 519 (1975)], a carbon thin film [Hisashi Araki et al., “Vacuum”, Vol. 26, No. 1, p. 22 (1983)], and the like, in addition to an SnO2 thin film according to Elinson mentioned above.
Referring to
In the above surface-conduction type electron-emitting devices by M. Hartwell et al. and the like, typically the electron-emitting portion 3005 is formed by performing electrification processing called forming processing for the conductive thin film 3004 before electron emission. In forming processing, a constant DC voltage or a DC voltage which increases at a very low rate of, e.g., 1 V/min is applied across the conductive thin film 3004 to partially destroy or deform the conductive thin film 3004, thereby forming the electron-emitting portion 3005 with an electrically high resistance. Note that the destroyed or deformed part of the conductive thin film 3004 has a fissure. When an appropriate voltage is applied to the conductive thin film 3004 after forming processing, electrons are emitted near the fissure.
Known examples of the FE type electron-emitting devices are described in W. P. Dyke and W. W. Dolan, “Field emission”, Advance in Electron Physics, 8, 89 (1956) and C. A. Spindt, “Physical properties of thin-film field emission cathodes with molybdenum cones”, J. Appl. Phys., 46, 5248 (1976).
In another FE type device structure, an emitter and gate electrode are arranged on a substrate to be almost parallel to the substrate surface, unlike the multi-layered structure shown in
A known example of the MIM type electron-emitting devices is described in C. A. Mead, “Operation of Tunnel-Emission Devices”, J. Appl. Phys., 32, 646 (1961).
In
Since the above-described cold cathode devices can emit electrons at a temperature lower than that for thermionic cathodes, they do not require any heater. The cold cathode device has a structure simpler than that of the thermionic cathode and can shrink in feature size. Even if a large number of devices are arranged on a substrate at a high density, problems such as heat fusion of the substrate hardly arise. In addition, the response speed of the cold cathode device is high, while the response speed of the thermionic cathode device is low because the thermionic cathode device operates upon heating by a heater.
For this reason, applications of cold cathode devices have enthusiastically been studied. Of cold cathode devices, the surface-conduction type electron-emitting device has a simple structure and can be easily manufactured, which allows forming many devices on a wide area. As disclosed in Japanese Patent Laid-Open No. 64-31332 filed by the present applicant, a method of arranging and driving a lot of devices has been studied.
Regarding applications of surface-conduction type electron-emitting devices to, e.g., image forming apparatuses such as an image display apparatus and image recording apparatus, charge beam sources and the like have been studied.
Particularly as an application to image display apparatuses, an image display apparatus using a combination of a surface-conduction type electron-emitting device and a fluorescent substance which emits light upon irradiation of an electron beam has been studied, as disclosed in the U.S. Pat. No. 5,066,883 and Japanese Patent Laid-Open Nos. 2-257551 and 4-28137 filed by the present applicant. This type of image display apparatus using a combination of a surface-conduction type electron-emitting device and fluorescent substance is expected to exhibit more excellent characteristics than other conventional image display apparatuses. For example, compared with recent popular liquid crystal display apparatuses, the above display apparatus is superior in that it does not require any backlight because of a self-emission type and has a wide view angle.
A method of driving many FE type electron-emitting devices arranged side by side is disclosed in, e.g., U.S. Pat. No. 4,904,895 filed by the present applicant. A known application of FE type electron-emitting devices to an image display apparatus is a flat panel display reported by R. Meyer et al. [R. Meyer: “Recent Development on Micro-tips Display at LETI”, Tech. Digest of 4th Int. Vacuum Microelectronics Conf., Nagahama, pp. 6-9 (1991)].
An application of MIM type electron-emitting devices arranged side by side to an image display apparatus is disclosed in Japanese Patent Laid-Open No. 3-55738 filed by the present applicant.
Of these image forming apparatuses using electron-emitting devices, a flat display apparatus, which is space-saving and lightweight, receives a great deal of attention as a substitute for an image display apparatus of a cathode ray tube type.
The rear plate 3115 is fixed to a substrate 3111, and n×m cold cathode devices 3112 are formed on the substrate 3111 (n and m are positive integers equal to 2 or more, and properly set in accordance with a target number of display pixels). The n×m cold cathode devices 3112 are wired by m row-direction wirings 3113 and n column-direction wirings 3114, as shown in
A fluorescent film 3118 is formed from a fluorescent substance under the face plate 3117, and colored with fluorescent substances (not shown) of three, red (R), green (G), and blue (B) primary colors. A black conductive material (not shown) is applied between fluorescent substances of respective colors forming the fluorescent film 3118. A metal back 3119 is made of Al or the like on a surface of the fluorescent film 3118 on the rear plate 3115 side.
In
The interior of the airtight container is kept at a vacuum of about 10−6 Torr. As the display area of the image display apparatus increases, the display panel requires a means for preventing deformation or destruction of the rear and face plates 3115 and 3117 caused by the difference between inner and outer pressures of the airtight container. For this purpose, the display panel in
The image display apparatus using this display panel emits electrons from the cold cathode devices 3112 by selectively applying a voltage to the cold cathode devices 3112 via the external terminals Dxl to Dxm and Dyl to Dyn. At the same time, a high voltage of several hundred V to several kV is applied to the metal back 3119 via the external terminal Hv to accelerate the emitted electrons and collide them against an inner side of the face plate 3117. This excites fluorescent substances of respective colors forming the fluorescent film 3118, thereby emitting light. An image is displayed by a method called interlaced scanning of dot-sequentially switching driving of devices one by one, or non-interlaced scanning (or progressive scanning) of line-sequentially switching driving of devices in units of lines. To express the tone, the display luminance can be changed by controlling a continuous electrons irradiation time for fluorescent substances in correspondence with a desired luminance level.
When the above-described image forming apparatus adopts line-sequential scanning capable of simultaneously emitting light from fluorescent substances on one line, the driving time of each device is longer than that in dot-sequential scanning of sequentially scanning fluorescent substances on one line to emit light, and the electron irradiation time for fluorescent substances is also longer. A long electron irradiation time for fluorescent substances widens the tonal expression. However, the present inventors have further enthusiastically studied to find that the luminance characteristic of the fluorescent substance loses its linearity as the electron irradiation time for fluorescent substances becomes longer, and the electron irradiation time for fluorescent substances must be set to fall within a predetermined time period in order to implement high-quality tonal expression. To satisfy this setting condition, the clamp period (time during which fluorescent substances are not irradiated with any electrons) may be prolonged in the selection period of each of scanning lines (e.g., 480 lines) constituting one frame. However, this method results in a dark display image.
The present invention has been made in consideration of the above situation, and has as its object to provide an image forming apparatus capable of implementing higher-quality tonal expression.
According to one aspect of the present invention, an image forming apparatus including a plurality of electron-emitting devices arranged in a matrix of rows and columns, and fluorescent substances for emitting light by electrons emitted by the electron-emitting devices is characterized by comprising frame rate conversion means for converting a frame rate of an input image signal, wherein a signal output from the frame rate conversion means is a signal having a maximum time interval during which the fluorescent substances are continuously irradiated with electrons from the electron-emitting devices in units of rows in line-sequential scanning, so as not to substantially degrade linearity of a luminance characteristic of the fluorescent substances that changes depending on an electron irradiation time for the fluorescent substances.
According to another aspect of the present invention, an image forming apparatus including a plurality of electron-emitting devices arranged in a matrix of rows and columns, and fluorescent substances for emitting light by electrons emitted by the electron-emitting devices is characterized by comprising a frame rate conversion circuit for converting a frame rate of an input image signal, wherein a signal output from the frame rate conversion circuit is a signal having a maximum time interval during which the fluorescent substances are continuously irradiated with electrons from the electron-emitting devices in units of rows in line-sequential scanning, so as not to substantially degrade linearity of a luminance characteristic of the fluorescent substances that changes depending on an electron irradiation time for the fluorescent substances.
In each aspect, the frame rate is preferably converted simultaneously when a signal for an interlaced scanning is converted into a signal for a non-interlaced scanning signal.
Each aspect is particularly preferable for an arrangement in which pulse width modulation is performed by the signal whose frame rate is converted.
In each aspect, the frame rate is preferably converted to shorten the maximum time interval during which the fluorescent substances are continuously irradiated with electrons from the electron-emitting devices in units of rows in line-sequential scanning, compared to a case in which the frame rate is not converted.
According to still another aspect of the present invention, an image forming apparatus including a plurality of electron-emitting devices arranged in a matrix of rows and columns, and fluorescent substances for emitting light by electrons emitted by the electron-emitting devices is characterized by comprising signal processing means, wherein the signal processing means converts an input signal into a signal having a maximum time interval during which the fluorescent substances are continuously irradiated with electrons from the electron-emitting devices in rows of lines in line-sequential scanning, so as not to substantially degrade linearity of a luminance characteristic of the fluorescent substances that changes depending on an electron irradiation time for the fluorescent substances.
According to still another aspect of the present invention, an image forming apparatus including a plurality of electron-emitting devices arranged in a matrix of rows and columns, and fluorescent substances for emitting light by electrons emitted by the electron-emitting devices is characterized by comprising a signal processing circuit, wherein the signal processing circuit converts an input signal into a signal having a maximum time interval during which the fluorescent substances are continuously irradiated with electrons from the electron-emitting devices in units of rows in line-sequential scanning, so as not to substantially degrade linearity of a luminance characteristic of the fluorescent substances that changes depending on an electron irradiation time for the fluorescent substances.
In each aspect, the signal processing is preferably performed simultaneously when a signal for an interlaced scanning is converted into a signal for a non-interlaced scanning signal.
Each aspect is particularly preferable for an arrangement in which pulse width modulation is performed by the processed signal.
Each aspect can preferably adopt surface-conduction type electron-emitting devices as the electron-emitting devices.
Each aspect is preferable for an arrangement in which the image forming apparatus further comprises an electrode to which a potential for accelerating electrons emitted by the electron-emitting devices applies, and the potential is higher by not less than 500 V than a potential applied to the electron-emitting devices in order to emit electrons. Each aspect is more preferably employed when the electrode receives a potential higher by not less than 3 kV than a potential applied to the electron-emitting devices in order to emit electrons. Each aspect is still more preferably employed when the electrode receives a potential higher by not less than 5 kV than a potential applied to the electron-emitting devices in order to emit electrons.
According to the above aspects, the maximum time interval during which the fluorescent substances are continuously irradiated with electrons from the electron-emitting devices in units of rows (lines) in line-sequential scanning is set within a time during which the linearity of the fluorescent substance luminance characteristic which changes depending on the electron irradiation time for the fluorescent substances does not substantially degrade. This can implement high-quality wide tonal expression in line-sequential scanning. By determining the setting time by frame rate conversion, a decrease in the brightness of a display image can be suppressed. At the same time as interlaced/non-interlaced (progressive) conversion, the frame rate can be converted. The present invention is very effective for an arrangement in which the maximum time interval substantially degrades the linearity if an image signal is input as a driving signal without any signal processing.
Other features and advantages of the present invention will be apparent from the following description taken in conjunction with the accompanying drawings, in which like reference characters designate the same or similar parts throughout the figures thereof.
The accompanying drawings, which are incorporated in and constitute a part of the specification, illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
A preferred embodiment of the present invention will be described below with reference to the accompanying drawings.
In
This embodiment will exemplify an application of displaying an NTSC television image on a display panel having pixels of 640 horizontal lines (R, G, and B trio)×480 vertical lines. Almost the same arrangement can cope with not only the NTSC image but also image signals having different resolutions and image frame rates, such as a high-resolution HDTV image and computer output image.
Reference symbol P1 (
Reference symbol P31 denotes an I/P converter (Interlaced-to-Progressive converter). In this embodiment, the I/P converter P31 receives the interlaced luminance signal (Y) and color difference signals (Y−R and Y−B) decoded by the NTSC decoder P1, and generates double scanning line signals per field, thereby converting the interlaced signals into progressive (non-interlaced scanning) signals. In this embodiment, the I/P converter P31 comprises a matrix circuit for converting color difference signals into R, G, and B primary color signals.
A detailed arrangement for IP conversion is shown in
In
Reference symbol P2 (
The analog processors P3 (
Each video detector P4 (
The detection pulse from the timing generator P2 (
For example, the integrator integrates a video signal in accordance with a gate pulse during the effective period of an input video signal, and the S/H circuit samples an output from the integrator in accordance with an S/H pulse generated during a vertical blanking period. The detection result is read by the A/D converter P15 during this vertical blanking period, and then the integrator and S/H circuit are initialized by a reset pulse. This operation enables detecting the average video level of each field.
Reference symbols P5 (
The A/D converter P6 (
In general, an input video signal is displayed on a TV receiver using a CRT, and thus undergoes γ processing in order to correct the nonlinear emission characteristic of the CRT. When a TV image is to be displayed on a display panel having a linear emission characteristic, like this embodiment, the effects of γ processing is preferably cancelled by a gray level characteristic conversion means such as inverse γ tables P7.
The emission characteristic can be properly changed by switching table data by an output from an I/O controller P13 (
Reference symbols P9 and P10 (
This embodiment adopts two horizontal 1-line memory means for each primary color signal. One line memory writes former 320 data per horizontal line out of 640 dot-sequential pixel data, whereas the other line memory writes latter 320 data. Data are read out from the three R, G, and B line memories each storing the former 320 data in an order corresponding to the panel color layout at CLK 1.5 times higher than that in write. The readout data are converted into one serial signal, and output to a shift register P1101 (
In this example, luminance data is divided into two in order to reduce the data transfer rate of the horizontal shift register of the X driver to ½. For a larger number of pixels of the display panel or a higher frame frequency for driving the display panel, luminance data may be divided into a larger number of data.
The system controller in
The system controller receives a user request from the user SW means P18 or serial communication I/F P16, and outputs a corresponding control signal from the I/O controller P13 or D/A converter P14, thereby meeting the request.
In addition, the system controller receives a system monitoring signal from the A/D converter P15 and outputs a corresponding control signal from the I/O controller P13 or D/A converter P14, thereby performing optimal automatic control.
In this embodiment, the user request can implement display control such as change of the adjustment amount, brightness, and color control. By monitoring the average video level from the video detector P4 by the A/D converter P15, automatic control such as ABL can be achieved.
The data memory P17 can store the user adjustment amount.
Reference symbol P19 in
The line memory controller P21 (
T101 in
Former 320 data of this data string are written in a corresponding line memory P9 in accordance with the R, G, or B WRT1 control signal in one horizontal period, and latter 320 data are written in a corresponding line memory P10 in accordance with the R, G, or B WRT2 control signal.
In the next horizontal period, data are simultaneously read out from the two line memories P9 and P10 for each color in accordance with the color strips of the display panel at a frequency like T107 1.5 times higher that in write. As a result, a string of 960 luminance data like T105 or T106 can be obtained per horizontal period.
Reference symbol P1001 in
The X & Y-driver timing generator P1001 further outputs a horizontal period shift clock for operating the Y shift register in order to control the Y driver, and a vertical period trigger signal for applying a row scanning start trigger.
The shift registers P1101 and P1103 in
The PWM generator P1102 arranged on each column wiring receives luminance data from the shift register P1101, and generates a pulse signal having a pulse width proportional to the data every horizontal period, such as a waveform T110 in
A column wiring driver P1104 arranged on each column wiring receives an If control signal from the D/A converter P14 of the system controller, and generates a driving current having a current amplitude proportional to the If control signal like T110.
The column wiring driver P1104 comprises a switching means formed from a transistor or the like. The column wiring driver P1104 applies a driving current to a column wiring while an output from the PWM generator P1102 is valid, and grounds the column wiring while an output from the PWM generator P1102 is invalid. An example of the column wiring driving waveform is represented by T111 in
A diode means P1105 arranged on each column wiring is connected on its common side to a Vmax regulator P1106. The Vmax regulator P1106 is a constant-voltage source capable of sucking a current, and forms together with the diode means P1105 a protection circuit for preventing an excessive voltage from being applied to 1,920×480 surface-conduction emission type devices of the display panel P2000.
The protection voltage (potential defined by Vmax and −Vss applied upon scanning selection of a row wiring) is applied by the D/A converter P14 serving as one of control inputs/outputs of the system controller mainly made up of the MPU P11.
Hence, the Vmax regulator P1106 can prevent application of an excessive voltage to the device, and can also change the potential Vmax (or potential −Vss) in order to control the luminance.
A Y shift register P1002 (
An output terminal for driving each row wiring is made up of, e.g., a transistor means P1006, FET means P1004, and diode means P1007, as shown in
The diode means P1007 is used to prevent generation of an abnormal potential on the row wiring and protect the output terminal for driving each row wiring.
The constant-voltage regulator P1005 and diode means P1007 (
The high-voltage power source P30 (
With the above-described arrangement, the display panel having 640 horizontal lines (R, G, and B trio)×480 vertical lines can display an image obtained by converting an NTSC interlaced signal into a progressive signal and doubling the frame rate.
The luminance characteristic of the display panel used in this embodiment will be explained.
As is apparent from
The arrangement shown in
From
In general, an allowable color difference (ΔELab) in a Lab color space corresponding to a color difference in the JIS standard color atlas or Munsell color atlas is said to be about ΔELab=10. This amount corresponds to Δxy=about 0.03 as an allowable color difference (Δxy) in the xyY color space.
The allowable range for the change amount of the white chromaticity point changes depending on the application purpose of a display apparatus for use. For, e.g., a home TV receiver, the change amount suffices to be 0.03 or less on the (x,y) coordinates. For a monitor requiring high-precision color reproduction, the change amount must be strictly suppressed.
As shown in
The maximum irradiation time range within which the luminance characteristic can be regarded as a straight line (linearity is not substantially degraded) is as follows. Normalized luminance points at measurement points having sufficiently short uniform time intervals (less than 5 μs) are plotted on a graph whose abscissa x and ordinate y represent the normalized driving time and normalized luminance, respectively. In this case, the maximum irradiation time range is preferably defined such that points not falling within a range (including the boundary) defined by lines y=x and y=x0.8 out of points except for normalized luminance points for x=0 and x=1 are 4/15 or less.
For this reason, even a double frame rate may be insufficient. This embodiment employs the I/P converter as a frame rate converter. For example, the embodiment shown in
In the embodiment of
As many apparently widely different embodiments of the present invention can be made without departing from the spirit and scope thereof, it is to be understood that the invention is not limited to the specific embodiments thereof except as defined in the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
11-098131 | Apr 1999 | JP | national |
11-267468 | Sep 1999 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
4021607 | Amano | May 1977 | A |
4839563 | Boudreau et al. | Jun 1989 | A |
4904895 | Tsukamoto et al. | Feb 1990 | A |
5027036 | Ikarashi et al. | Jun 1991 | A |
5066883 | Yoshioka et al. | Nov 1991 | A |
5155416 | Suzuki et al. | Oct 1992 | A |
5185602 | Bassetti et al. | Feb 1993 | A |
5216331 | Hosokawa et al. | Jun 1993 | A |
5300960 | Pham et al. | Apr 1994 | A |
5307085 | Nakamura | Apr 1994 | A |
5569974 | Morikawa et al. | Oct 1996 | A |
5682085 | Suzuki et al. | Oct 1997 | A |
5754148 | Kishino et al. | May 1998 | A |
5872541 | Yoshioka et al. | Feb 1999 | A |
6002206 | Harrison et al. | Dec 1999 | A |
6008588 | Fujii | Dec 1999 | A |
6025819 | Xie et al. | Feb 2000 | A |
6288745 | Okuno et al. | Sep 2001 | B1 |
6472946 | Takagi | Oct 2002 | B2 |
Number | Date | Country |
---|---|---|
64-31332 | Feb 1989 | JP |
2-257551 | Oct 1990 | JP |
3-55738 | Mar 1991 | JP |
4-28137 | Jan 1992 | JP |
05-35207 | Feb 1993 | JP |
05150743 | Jun 1993 | JP |
10-308189 | Nov 1998 | JP |
11-85097 | Mar 1999 | JP |
11-249614 | Sep 1999 | JP |
2000-122599 | Apr 2000 | JP |