Claims
- 1. A semiconductor integrated circuit device for use with a solid state image pickup device, the semiconductor integrated circuit device comprising:an external input terminal arranged to be coupled to receive an output signal of the solid state image pickup device; a correlated double sampling amplifier having an input coupled to the external input terminal and an output; a gain control amplifier having an input coupled to the output of the correlated double sampling amplifier and an output; an A/D converter having an input coupled to the output of the gain control amplifier and an output, that provides a video signal; an external output terminal coupled to an output of the A/D converter; and an offset cancelling circuit which applies to the input of the correlated double sampling amplifier an offset cancelling voltage to cancel an offset voltage corresponding to a difference voltage between a black level in a feedthrough period of the solid state image pickup device in a state where the solid state image pickup device is optically interrupted and a signal level in a charge signal output period.
- 2. A semiconductor integrated circuit device according to claim 1, further comprising:a correction circuit that receives an output signal of the A/D converter and performs a feedback control to set an output signal obtained from the A/D converter to a predetermined level on the basis of a difference voltage between the black level in the feedthrough period of the solid state image pickup device in the state where the solid state image pickup device is optically interrupted and the signal level in the charge signal output period.
- 3. A semiconductor integrated circuit device according to claim 2,wherein the correction circuit comprises: a feedback clamping voltage generating circuit that detects the level of an output signal of the A/D converter, which corresponds to a difference voltage between the black level in the feedthrough period in the state where the solid state image pickup device is optically interrupted and the signal level in the charge signal output period, and that generates a feedback clamping voltage on the basis of the output signal level detected; and a first switching circuit that selectively applies the generated feedback clamping voltage to the output of the correlated double sampling amplifier.
- 4. A semiconductor integrated circuit device according to claim 3,wherein the correlated double sampling amplifier comprises: a first sampling circuit that generates a difference voltage between the black level in the feedthrough period of the solid state image pickup device and the signal level in the charge signal output period; a second sampling circuit that generates a reference voltage for the difference voltage of the first sampling circuit; and a differential amplifier that differentially amplifies the voltages generated by the first and the second sampling circuits, wherein the offset cancelling circuit comprises: a voltage detecting circuit that detects a signal outputted from the feedback clamping voltage generating circuit; an offset cancelling voltage generating circuit that generates an offset cancelling voltage by a difference voltage between the voltage signal detected by the voltage detecting circuit and a reference voltage signal; and a second switching circuit that selectively applies the generated offset cancelling voltage to the reference voltage of the second sampling circuit.
- 5. A semiconductor integrated circuit device according to claim 2,wherein the correlated double sampling amplifier comprises: a first sampling circuit that generates a difference voltage between the black level in the feedthrough period of the solid stage image pickup device and the signal level in the charge signal output period; a second sampling circuit that generates a reference voltage for the difference voltage of the first sampling circuit; and a differential amplifier that differentially amplifies the voltages generated by the first and second sampling circuits, wherein the offset cancelling circuit comprises: a circuit that receives control information for designating the level of an offset cancelling voltage from outside of the semiconductor integrated circuit device; an offset cancelling voltage generating circuit that generates an offset cancelling voltage on the basis of the received control information; and a second switching circuit that selectively adds the generated offset cancelling voltage to the reference voltage of the second sampling circuit.
- 6. A semiconductor integrated circuit device according to claim 2,wherein the correlated double sampling amplifier comprises: a first sampling circuit that generates a difference voltage between black level in the feedthrough period of the solid state image pickup device and the signal level in the charge signal output period; a second sampling circuit that generates a reference voltage for the difference voltage of the first sampling circuit; and a differential amplifier that differentially amplifies the voltages generated by the first and second sampling circuits, wherein the offset cancelling circuit comprises: an external terminal to which the offset cancelling voltage is applied; a buffer amplifier whose input is coupled to the external terminal; and a second switching circuit that selectively adds the offset cancelling voltage outputted from the buffer amplifier to the reference voltage of the second sampling circuit.
- 7. A semiconductor integrated circuit device according to claim 1,wherein the correlated double sampling amplifier comprises: a first sampling circuit that generates a difference voltage between the black level in the feedthrough period of the solid state image pickup device and the signal level in the charge signal output period; a second sampling circuit that generates a reference voltage for the difference voltage of the first sampling circuit; and a differential amplifier that differentially amplifies the voltages generated by the first and the second sampling circuits.
- 8. A semiconductor integrated circuit device according to claim 7, further comprising:a correction circuit that receives an output signal of the A/D converter and performs a feedback control to set an output signal obtained from the A/D converter to a predetermined level on the basis of a difference voltage between the black level in the feedthrough period of the solid state image pickup device in the state where the solid state image pickup device is optically interrupted and the signal level in the charge signal output period; and wherein the offset cancelling circuit comprises: a voltage detecting circuit that detects a signal outputted from the feedback clamping voltage generating circuit; an offset cancelling voltage generating circuit that generates an offset cancelling voltage by a difference voltage between the voltage signal detected by the voltage detecting circuit and a reference voltage signal; and a second switching circuit that selectively applies the generated offset cancelling voltage to the reference voltage of the second sampling circuit.
- 9. A semiconductor integrated circuit device according to claim 1,wherein the offset cancelling circuit comprises: a circuit that receives control information for designating the level of an offset cancelling voltage from outside of the semiconductor integrated circuit device; an offset cancelling voltage generating circuit that generates an offset cancelling voltage on the basis of the received control information; and a second switching circuit that selectively adds the generated offset cancelling voltage to the reference voltage of the second sampling circuit.
- 10. A semiconductor integrated circuit device according to claim 1,wherein the offset cancelling circuit comprises: an external terminal to which the offset cancelling voltage is applied; a buffer amplifier whose input is coupled to the external terminal; and a second switching circuit that selectively adds the offset cancelling voltage outputted from the buffer amplifier to the reference voltage of the second sampling circuit.
Parent Case Info
This is a continuation application of U.S. Ser. No. 09/529,651, filed Apr. 18, 2000 now U.S. Pat. No. 6,499,663 which is a 371 of PCT/JP97/03999, filing date Nov. 04, 1997.
US Referenced Citations (15)
Foreign Referenced Citations (2)
Number |
Date |
Country |
7-107390 |
Apr 1995 |
JP |
2000-287137 |
Oct 2000 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/529651 |
|
US |
Child |
10/200162 |
|
US |