Claims
- 1. An image output apparatus capable of allowing a host controller to perform asynchronous data access, comprising:
- a decoder circuit decoding compressed and encoded input image data;
- a storage device coupled to the decoder circuit and storing decoded image data supplied from the decoder circuit;
- a buffer circuit coupled to the storage device and reading and storing the decoded image data from the storage device;
- a conversion circuit coupled to the buffer circuit and converting the decoded image data supplied from the buffer circuit into image data capable of being displayed, the image data capable of being displayed being red, green and blue signals;
- an output circuit coupled to the conversion circuit and outputting the image data capable of being displayed which is output from the conversion circuit;
- a timing controller, coupled to receive system clocks and to receive a mode change signal to be provided from the host controller, for controlling the operations of the buffer circuit, the conversion circuit and the output circuit in synchronism with the system clocks when receiving the mode change signal of a first level that indicates a synchronous data access mode where data transfer operations are synchronous with the system clocks, wherein the timing controller is responsive to the mode change signal of a second level that indicates an asynchronous data access mode and stops a supply of the system clocks to the conversion circuit; and
- an asynchronous controller coupled to receive the system clock and responsive to one or more data requests to be provided from the host controller in the asynchronous data access mode and controlling operations of the conversion circuit and the output circuit, wherein the asynchronous controller supplies to the conversion circuit a clock signal which is changed in synchronism with the system clocks in response to an application of the one or more data requests, and wherein the asynchronous controller controls output operations of the output circuit in response to an application of the one or more data requests so that the host controller receives desired numbers of pixel data in the asynchronous data access mode.
- 2. An image output apparatus according to claim 1,
- wherein one data request indicates a data transfer of one pixel data to the host controller.
- 3. An image output apparatus according to claim 1,
- wherein the buffer circuit includes a pair of line buffers, one being in a read mode while the other is in a write mode, and
- wherein the timing controller includes a read address counter and a write address counter,
- wherein the read address counter outputs read addresses in synchronism with the system clocks when receiving the mode change signal of the first level and outputs the read addresses in synchronism with the clock signal when receiving the mode change signal of the second level, and
- wherein the write address counter outputs write addresses in synchronism with the system clocks.
- 4. An image output apparatus according to claim 1,
- wherein the output circuit includes a pair of FIFO (First-In First-Out) buffers each of which stores one pixel data,
- wherein the asynchronous controller provides a read control signal which controls outputs of the pair of FIFO buffers so that the data stored in the pair of FIFO buffers are alternately outputted to the host controller in response to the application of the respective data request, and
- wherein the asynchronous controller provides a write control signal which controls a write operation of the other of the pair of the FIFO buffers which is different from one of the pair of the FIFO buffers whose data is read out to the host controller.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-283838 |
Nov 1994 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/559,276 filed on Nov. 15, 1995 ABN.
US Referenced Citations (22)
Foreign Referenced Citations (2)
Number |
Date |
Country |
81105520 |
Jul 1992 |
TWX |
82109737 |
Nov 1993 |
TWX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
559276 |
Nov 1995 |
|