Claims
- 1. An image processing system comprising:
- a plurality of image memories for storing image data;
- display means for displaying image data;
- display control means for effecting control for displaying the image data, stored in said plurality of image memories, on said display means;
- a system bus connected to each of said plurality of image memories and display control means for transferring image data, address data and control data;
- a first image bus connected to each of said plurality of image memories and display control means, for mutually transferring the image data and the address data;
- a second image bus connected to each of said plurality of image memories and said display control means for mutual high-speed transfer of the image data, wherein said second image bus transfers the image data in serial; and
- bus selection means in said display control means for selecting a desired one or more buses from among said system bus, said first image bus and said second image bus and for enabling transfer of the image, address and control data between said plurality of image memories and said display control means via the desired one or more selected bus or buses.
- 2. An image processing system according to claim 1, wherein said system bus is provided with system bus extension means and is connected to a system bus of a controller for controlling said system bus extension means and said entire system.
- 3. An image processing system according to claim 1, wherein said second image bus is connected to interface means for a scanner/printer for input or output of the image data, and said input or output is conducted by mutual transfer of the image data by said interface means and said image memories.
- 4. An image processing system according to claim 1, wherein said display control means comprises plural frame memories therein and is adapted to superimpose image data read from said plural image memories.
- 5. An image processing system according to claim 1, wherein said system bus and image transfer bus are connected to address calculator means for effecting image processing such as enlargement, reduction, displacement or rotation of the image data.
- 6. An image processing system according to claim 1, wherein said image memories comprise address generator means for transferring the image data to said second image bus.
- 7. An image processing apparatus according to claim 1, further comprising image data generating means connected to said system bus and first image bus, and adapted to generate and transfer image data to said image memories.
- 8. An image processing system comprising:
- a plurality of image memories for storing image data;
- display means for displaying image data;
- display control means for effecting control for displaying the image data, stored in said plurality of image memories, on said display means;
- a system bus connected to each of said plurality of image memories and display control means for transferring image data, address data and control data;
- a first image bus connected to each of said plurality of image memories and display control means, for transferring the image data and the address data;
- a second image bus connected to each of said plurality of image memories and said display control means for mutual high-speed transfer of the image data, wherein said second image bus transfers the image data in serial;
- bus selection means in said display control means for selecting a desired one or more buses from among said system bus, said first image bus and said second image bus and for enabling transfer of the image, address and control data between said plurality of image memories and said display control means via the desired one or more selected bus or buses; and
- control means connected to said system bus for controlling said plurality of image memories, said display means and said display control means to effect image processing.
- 9. An image processing system according to claim 8, wherein said second image bus is connected to interface means for a scanner/printer for input or output of the image data, and said input or output is conducted by mutual transfer of the image data by said interface means and said image memories.
- 10. An image processing system according to claim 8, wherein said display control means comprises plural frame memories therein and is adapted to superimpose image data read from said plural image memories.
- 11. An image processing system according to claim 8, wherein said system bus and first image bus are connected to address calculator means for effecting image processings such as enlargement, reduction, displacement or rotation of the image data.
- 12. An image processing system according to claim 8, wherein said image memories comprise address generator means for transferring the image data to said second image bus.
- 13. An image processing system according to claim 8, further comprising image data generating means connected to said system bus and first image bus, and adapted to generate and transfer image data to said image memories.
- 14. An image processing system having a plurality of image memories for storing image data, display means for displaying image data, display control means for effecting control for displaying the image data, stored in said plurality of image memories, on said display means, and control means for controlling said plurality of image memories, said display means and said display control means, in which said plurality of image memories, said display control means and said control means are connected by a bus line for mutual transfer of image data and address data, said system comprising:
- an image bus line connected to each of said plurality of image memories and said display control means for mutual high-speed transfer of the image data, wherein said image bus line transfers the image data in serial; and
- bus selection means in said display control means for selecting a desired one of said bus line and said image bus line and for enabling transfer of the data between said plurality of image memories and said display control means via the desired one selected bus line,
- wherein said display control means includes a plurality of frame memories, and further includes means for processing image data stored in said plurality of frame memories.
Priority Claims (1)
Number |
Date |
Country |
Kind |
63-189809 |
Jul 1988 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/117,651 filed Sep. 8, 1993, now abandoned, which was a continuation of application Ser. No. 07/892,697 filed May 28, 1992, now abandoned, which was a continuation of application Ser. No. 07/386,460 filed Jul. 28, 1989, now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (4)
Number |
Date |
Country |
2551236 |
Mar 1985 |
FRX |
3804938 |
Sep 1988 |
DEX |
2073995 |
Oct 1981 |
GBX |
2148560 |
Mar 1985 |
GBX |
Non-Patent Literature Citations (3)
Entry |
"Bus Extension System", in IBM Technical Disclosure Bulletin, vol. 26, No. 12 (May 1984), pp. 6481-6483, by Yanagi. |
"Bus Controller Chip Lets Processor Board Switch Master and Slave Roles", in Electronic Design, vol. 32, No. 13 (Jun. 1984), pp. 243-254, by MacKenna. |
"Universal CCD-Controller System", in Review of Scientific Instruments, vol. 57, No. 2 (Feb. 1986), pp. 253-258, by Bortoletto et al. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
117651 |
Sep 1993 |
|
Parent |
892697 |
May 1992 |
|
Parent |
386460 |
Jul 1989 |
|