Claims
- 1. An image processing system comprising:
- a memory which is capable of storing four fields of sub-field video signals;
- field discriminating means which discriminate odd-numbered and even-numbered fields of the sub-field video signals;
- divider means for diving the discriminated sub-field video signals;
- field discrimination means which discriminate odd-numbered and even-numbered fields of main-field video signals;
- displaying period control means which outputs a displaying period signal of the sub-field video signals;
- merging means which merges main-field video signals or sub-field video signals to output in accordance with the controlled displaying period signal;
- write address control means for deciding an address area in the memory to write information in accordance with the discriminated sub-field video signals and the divided sub-field video signals and;
- read address control means for deciding the read address area in the memory according to said discriminated main-field video signals, the displaying period signal and said divided sub-field video signals.
- 2. An image processing system according to claim 1, wherein each of said field discriminating means for main-field and sub-field video signals comprises:
- a reversible counter which counts the number of horizontal sync signals inside or outside a vertical sync signal period of the image and sub-field video signals, means for presetting said reversible counter once in N periods (where N is a positive integer) of the vertical sync signal, sample-holding means which samples and holds the contents of said reversible counter immediately before presetting, second frequency-division means which implements frequency division for the vertical sync signal, and frequency-division phase control means which varies the frequency-division phase of said second frequency-division means in accordance with the output of said sample holding means.
- 3. An image processing system according to claim 2, further comprising:
- a counter for counting the vertical sync signal or the output of said second frequency-division means, variation detection means which detect whether or not the output of said sample-holding means varies during a certain count period of said counter, and means for operating on said frequency-division phase only at the detection of variation by said variation detecting means.
Priority Claims (2)
Number |
Date |
Country |
Kind |
61-106609 |
May 1986 |
JPX |
|
61-112604 |
May 1986 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 047,156, filed May 8, 1987, now abandoned.
US Referenced Citations (9)
Foreign Referenced Citations (2)
Number |
Date |
Country |
175590 |
Mar 1986 |
EPX |
37778 |
Apr 1981 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Masuda, Fully Digitalized Color Picture in Picture Television System, IEEE Transactions on Consumer Electronics, vol. CE-25, Feb. 1979. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
47156 |
May 1987 |
|