| Number | Date | Country | Kind |
|---|---|---|---|
| 8-220888 | Aug 1996 | JP |
| Number | Name | Date | Kind |
|---|---|---|---|
| 5561465 | Fautier et al. | Oct 1996 | A |
| 5734783 | Shimoda et al. | Mar 1998 | A |
| 5736944 | Kurihara | Apr 1998 | A |
| 5751893 | Shimoda et al. | May 1998 | A |
| 5847771 | Cloutier et al. | Dec 1998 | A |
| 5862295 | Shimoda et al. | Jan 1999 | A |
| 5907372 | Oku et al. | May 1999 | A |
| 5923375 | Pau | Jul 1999 | A |
| 5926227 | Schoner et al. | Jul 1999 | A |
| 5990976 | Higashida | Nov 1999 | A |
| 6064803 | Watabe et al. | May 2000 | A |
| 6072548 | Schoner et al. | Jun 2000 | A |
| 6088047 | Bose et al. | Jul 2000 | A |
| 6118488 | Huang | Sep 2000 | A |
| Number | Date | Country |
|---|---|---|
| 0 618 722 | Oct 1994 | EP |
| 0 738 084 | Oct 1996 | EP |
| 61043885 | Mar 1986 | JP |
| 03241963 | Oct 1991 | JP |
| 07184165 | Jul 1995 | JP |
| 8-18953 | Jan 1996 | JP |
| 8-107482 | Apr 1996 | JP |
| 08294115 | May 1996 | JP |
| 08205147 | Sep 1996 | JP |
| 08256331 | Oct 1996 | JP |
| 08289302 | Nov 1996 | JP |
| Entry |
|---|
| Co-Pending U.S. Patent Application No. 08/609,020 Filed Feb. 29, 1996. |
| S. Ishiwata, et al., “development of an MPEG2 Decoder LSI —Efficient Memory Allocation”, Proceedings of the 1994 Spring Conference, C-659, Mar. 1994 and an English translation thereof. |
| A. Takabatake, et al., “DRAM Interface for MPEG2 Video Decoder LSI”, Proceedings of the 1995 IEICE General Conference, C-586, Mar. 1995 and an English translation thereof. |
| Winzker, et al., “Architecture and Memory Requirements for stand-alone and hierarchical MPEG2 HDTV-Decoders with Synchronous DRAMs,” Apr. 03, 1995, IEEE International Symposium on Circuits and Systems (ISCAS), pp. 609-612. |