The present invention relates to an image rejection circuit for rejecting an image frequency in radio communications.
In a receiver device used for radio communications, e.g., a receiver device using a super heterodyne method, a mixer circuit mixes a signal received by the receiver device (an FM signal, an AM signal, or the like, for example) with a local oscillation signal generated by an oscillator included in the receiver device, then an IF (Intermediate Frequency) signal which is obtained by converting the received signal into a signal having a frequency in a lower frequency band is generated.
For example, when it is assumed, as shown in
However, when the receiver device receives a signal having a frequency fim that is higher than the frequency (flo) of the local oscillation signal of
In order to remove frequency components of the above image signal, a mixer circuit including an image rejection circuit as shown in
The mixer circuit shown in
The local oscillator 1 can consist of, for example, a quartz oscillator, and provides the local oscillation signal to the first mixer unit 2 and to the second mixer unit 3. The local oscillator 1 provides to the first mixer unit 2 a local oscillation signal IL and a signal IL′ obtained by inverting the phase of the signal IL by 180°, and provides to the second mixer unit 3 a signal QL obtained by shifting the local oscillation signal IL by 90° with the phase shifter and a signal QL′ obtained by inverting a phase of the signal QL by 180°.
Both the first mixer unit 2 and the second mixer unit 3 can be realized by, for example, a Gilbert Cell mixer, which are in common use.
The first mixer unit 2 mixes signals S and S′ that are differential signals of the signal received by the receiver device with the local oscillation signals IL and IL′ provided by the local oscillator 1, and outputs an IF signal Is and a signal Is′ obtained by inverting the phase of the signal Is by 180°.
Similarly, the second mixer unit 3 mixes the signals S and S′ that are differential signals of the signal received by the receiver device with local oscillation signals QL and QL′ provided by the local oscillator 1 via the phase shifter, and outputs an IF signal Qs and a signal Qs′ obtained by inverting the phase of the signal Qs by 180°.
The polyphase filter circuit 6 includes the resistors R and the condensers C. As shown in
The phases of the output signals Qs and Qs′ that are output from the second mixer unit 3 and which are to be input to the polyphase filter circuit 6, are shifted by 90° from those of the signals Is and Is′ that are output from the first mixer unit 2 and which are to be input to the polyphase filter circuit 6.
The composition/output unit 5 can be configured by, for example, operational amplifiers or the like. The operational amplifiers respectively compose the signals Io/Qo and the signals Io′ and Qo′ output from the polyphase filter circuit 6, and one of the outputs from these operational amplifiers is handled as the output of the composition/output unit 5.
When the image signal shown in
Accordingly, by the composition conducted by the composition/output unit 5, the image signal is cancelled such that only a signal having a desired wave is obtained.
The solid line in
However, in general, resistors have a variation of ±30% and condensers have a variation of ±10% in their performances when a circuit is formed on a semiconductor circuit substrate by a CMOS process.
Accordingly, the polyphase filter circuit is affected by manufacturing variations in the resistors and condensers, and the cut-off frequency varies as depicted by the dashed lines in
Patent Document 1 discloses a mixer circuit that can keep an excellent image rejection characteristic against the variations in the constants of the circuit elements. Patent Document 2 discloses an image rejection mixer that has a high image rejection ratio.
The present invention is achieved in view of the above problem, and it is an object of the present invention to provide an image rejection circuit that can reject an image signal without being affected by manufacturing variations in circuit elements such as resistors, condensers, or the like.
The invention defined in claim 1 is of an image rejection circuit comprising at least a first mixer unit for mixing a received signal with a first local oscillation signal, a second mixer unit for mixing the received signal with a second local oscillation signal obtained by shifting a phase of the first local oscillation signal by 90°, a polyphase filter circuit which receives, as inputs to the polyphase filter circuit itself, a signal output from the first mixer unit and a signal output from the second mixer unit, and which includes a plurality of condensers and a plurality of switching elements, and a composition/output unit for composing and outputting a plurality of signals output from the polyphase filter circuit.
According to the invention defined in claim 1, the polyphase filter circuit includes condensers and switching elements such that resistors are not necessary, whereas they are necessary in conventional polyphase filter circuits. In other words, because resistors, which have great manufacturing variations, do not have to be used, it is possible to reduce influence of the manufacturing variations of the circuit elements.
The invention defined in claim 2 is of the image rejection circuit according to claim 1, in which the polyphase filter circuit includes a switched capacitor having a condenser and a switching element, and one input terminal is connected to one output terminal via the switched capacitor, and said one input terminal is connected to other output terminals via a condenser.
According to the invention defined in claim 2, because the polyphase filter circuit is constituted of the condensers and the switched capacitors, it is possible to determine the cut-off frequency of the polyphase filter circuit on the basis of the ratio of the condenser such that the image signal can be rejected without being affected by the manufacturing variations of the circuit elements.
The invention defined in claim 3 is of the image rejection circuit according to claim 2, in which the polyphase filter circuit is configured and used as a multistage polyphase filter circuit.
According to the invention defined in claim 3, similarly to claim 2, because the polyphase filter circuit is constituted of the condensers and the switched capacitors, it is possible to determine the cut-off frequency of the polyphase filter circuit on the basis of the ratio of the condenser such that the image signal can be rejected without being affected by the manufacturing variations of the circuit elements.
As described above, according to the present invention, it is possible to provide the image rejection circuit that can reject the image signal without being affected by manufacturing variations in circuit elements such as resistors, condensers, or the like.
Hereinafter, embodiments of the present invention will be explained by referring to
The mixer circuit shown in
Both the first mixer unit 2 and the second mixer unit 3 can be realized by, for example, a Gilbert Cell mixer, which are in common use.
The first mixer unit 2 mixes signals S and S′ that are differential signals of the signal received by the receiver device with the local oscillation signals IL and IL′ provided by the local oscillator 1, and outputs an IF signal Is and a signal Is′ obtained by inverting the phase of the signal Is by 180°.
Similarly, the second mixer unit 3 mixes the signals S and S′ that are differential signals of the signal received by the receiver device with local oscillation signals QL and QL′ provided by the local oscillator 1 via the phase shifter, and outputs an IF signal Qs and a signal Qs′ obtained by inverting the phase of the signal Qs by 180°.
The polyphase filter circuit 4 includes the condensers C1 and switched capacitors consisting of condensers C2 and switches SW. As shown in
In the polyphase filter circuit 4 of this configuration, four switched capacitors are used. Each of these switched capacitors consists of the condenser C2 and the switch SW, as described above, in which the switch SW is connected to GND via the condenser C2 and the condenser C2 is selectively connected to the input side and the output side of the polyphase filter circuit 4 via the switch SW.
The switches SW used in the switched capacitors maybe implemented by, for example, MOS transistors (see
The phases of the signals Qs and Qs′ that are output from the second mixer unit 3 and that are to be input to the polyphase filter circuit 4 are shifted by 90° from the signals Is and Is′ output from the first mixer unit 2 and which are to be input to the polyphase filter circuit 4.
The above-described switched capacitors consisting of the condensers C2 and the switches SW operate substantially as resistors. Therefore, the polyphase filter circuit 4 of
The composition/output unit 5 can be configured by, for example, operational amplifiers or the like. The operational amplifiers respectively compose the signals Io/Qo and the signals Io′ and Qo′ output from the polyphase filter circuit 4, and one of the outputs from these operational amplifiers is handled as the output of the composition/output unit 5.
The switched capacitor shown in
The switched capacitor also comprises a control circuit (not shown) that generates a control signal having a switching frequency fck by using, for example, a quartz oscillator or the like, and provides the control signal to the gates of the MOS transistors constituting the above transfer gates for controlling the on/off states of the switches SW. Also, known switched capacitors that have configurations other than the configuration described in the present embodiment may be used as the switched capacitors constituting the polyphase filter circuit according to the present embodiment.
When the image signal shown in
Accordingly, by the composition conducted by the composition/output unit 5, the image signal is cancelled such that only the signal having a desired wave is obtained.
Equivalent resistance Rs of the switched capacitor used in the polyphase filter circuit 4 according to the present invention is expressed by the equation
Rs=1/(fck*C2) (1)
where the switching frequency of the switch SW is fck.
The cut-off frequency fc of the polyphase filter circuit 4 according to the present embodiment is expressed by the equation below using the equivalent resistance Rs of the switched capacitor.
fc=1/(2π*C1*Rs) (2)
Therefore, the cut-off frequency fc of the polyphase filter circuit 4 according to the present embodiment is expressed by the equation below obtained from equations (1) and (2).
fc=(fck*C2)/(2π*C1)=(fck/2π)*(C2/C1) (3)
In equation (3), fck/2π can be assumed to be constant because a very precise and constant switching frequency fck can be obtained by using, for example, a quartz oscillator or the like for switching of the switch SW.
It is known that when a circuit is formed on a semiconductor circuit substrate by a CMOS process, manufacturing variations are the same among circuit elements. For example, when the capacitance of the condenser C1 increases by about 5% due to manufacturing variations, the capacitance of the condenser C2 also increases by about 5%.
Accordingly, C2/C1 in equation (3) is determined by a ratio between the capacitance of the condenser C1 and the capacitance of the condenser C2, and the manufacturing variations are cancelled.
As described above, by using the polyphase filter circuit 4 according to the present embodiment, the cut-off frequency fck can be determined by the ratio between the condenser C1 and the condenser C2 constituting the polyphase filter circuit 4, such that it is possible to avoid the effects of manufacturing variations in circuit elements such as resistors, condensers and the like.
The polyphase filter circuit explained in the present embodiment is a polyphase filter circuit having a single-stage configuration; however, the scope of the present invention is not limited to this configuration. Specifically, for example, by configuring the polyphase filter circuit according to the present embodiment to have two stages or more such that it serves as a multistage filter, it is possible to expand a bandwidth of the cut-off frequency.
It is also to be noted that only the condensers C1 and C2 constitute the polyphase filter circuit 4 according to the present embodiment in the above explanation; however, the scope of the present invention is not limited to this configuration. It is also possible to use appropriate condensers that are different in capacitance (or in type) in order to obtain the desired cut-off frequency.
Further, it is also to be noted that the polyphase filter circuit 4 according to the present embodiment is constituted of the switched capacitors in the explanation; however, the scope of the present invention is not limited to this configuration. Any circuit that includes circuits constituted of condensers and switching elements equivalent to the resistors shown in
Number | Date | Country | Kind |
---|---|---|---|
2004-165638 | Jun 2004 | JP | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/JP05/09578 | 5/25/2005 | WO | 11/29/2006 |