1. Field of the Invention
The subject matter disclosed generally relates to the field of semiconductor image sensors.
2. Background Information
Photographic equipment such as digital cameras and digital camcorders contain electronic image sensors that capture light for processing into a still or video image, respectively. There are two primary types of electronic image sensors, charge coupled devices (CCDs) and complimentary metal oxide semiconductor (CMOS) sensors. CCD image sensors have relatively high signal to noise ratios (SNR) that provide quality images. Additionally, CCDs can be fabricated to have pixel arrays that are relatively small while conforming with most camera and video resolution requirements. A pixel is the smallest discrete element of an image. For these reasons, CCDs are used in most commercially available cameras and camcorders.
CMOS sensors are faster and consume less power than CCD devices. Additionally, CMOS fabrication processes are used to make many types of integrated circuits. Consequently, there is a greater abundance of manufacturing capacity for CMOS sensors than CCD sensors.
To date there has not been developed a CMOS sensor that has the same SNR and pixel pitch requirements as commercially available CCD sensors. Pixel pitch is the space between the centers of adjacent pixels. It would be desirable to provide a CMOS sensor that has relatively high SNR while providing a commercially acceptable pixel pitch.
The image sensor is typically connected to an external processor and external memory. The external memory stores data from the image sensor. The processor processes the stored data. To improve picture quality it is sometimes desirable to capture two different images of the same picture. With CCD sensors there is an inherent delay between capturing the first image and capturing the second image. The image may move during this delay. This image movement may degrade the quality of the resultant picture. It would be desirable to decrease the time required to capture and transmit images from the pixel array. It would also be desirable to provide a low noise, high speed, high resolution image sensor that can utilize external memory.
An image sensor with a light reader circuit coupled to a pixel array. The light reader circuit retrieves a first image and a second image generated by the pixel array. The image sensor may also include a memory controller and/or data interface that transfers the first and second images to an external device in an interleaving manner.
a is a schematic of an alternate embodiment of an image sensor system;
b is a schematic of an alternate embodiment of an image sensor system;
Disclosed is an image sensor that has one or more pixels within a pixel array. The pixel array may be coupled to a control circuit and a subtraction circuits. The control circuit may cause each pixel to provide a first reference output signal and a reset output signal. The control circuit may then cause each pixel to provide a light response output signal and a second reference output signal. The light response output signal corresponds to the image that is to be captured by the sensor.
The subtraction circuit may provide a difference between the reset output signal and the first reference output signal to create a noise signal that is stored in an external memory. The subtraction circuit may also provide a difference between the light response output signal and the second reference output signal to create a normalized light response output signal. The noise signal is retrieved from memory and combined with the normalized light response output signal to generate the output data of the sensor. The image sensor contains image buffers that allow the noise signal to be stored and then retrieved from memory for the subtraction process. The image sensor may further have a memory controller and/or a data interface that transfers the data to an external device in an interleaving manner.
The pixel may be a three transistor structure that minimizes the pixel pitch of the image sensor. The entire image sensor is preferably constructed with CMOS fabrication processes and circuits. The CMOS image sensor has the characteristics of being high speed, low power consumption, small pixel pitch and a high SNR.
Referring to the drawings more particularly by reference numbers,
The pixel array 12 is coupled to a light reader circuit 16 by a bus 18 and to a row decoder 20 by control lines 22. The row decoder 20 can select an individual row of the pixel array 12. The light reader 16 can then read specific discrete columns within the selected row. Together, the row decoder 20 and light reader 16 allow for the reading of an individual pixel 14 in the array 12.
The light reader 16 may be coupled to an analog to digital converter 24 (ADC) by output line(s) 26. The ADC 24 generates a digital bit string that corresponds to the amplitude of the signal provided by the light reader 16 and the selected pixels 14.
The ADC 24 is coupled to a pair of first image buffers 28 and 30, and a pair of second image buffers 32 and 34 by lines 36 and switches 38, 40 and 42. The first image buffers 28 and 30 are coupled to a memory controller 44 by lines 46 and a switch 48. The memory controller 44 can more generally be referred to as a data interface. The second image buffers 32 and 34 are coupled to a data combiner 50 by lines 52 and a switch 54. The memory controller 44 and data combiner 50 are connected to a read back buffer 56 by lines 58 and 60, respectively. The output of the read back buffer 56 is connected to the controller 44 by line 62. The data combiner 50 is connected to the memory controller 44 by line 64. Additionally, the controller 44 is connected to the ADC 24 by line 66.
The memory controller 44 is coupled to an external bus 68 by a controller bus 70. The external bus 68 is coupled to an external processor 72 and external memory 74. The bus 70, processor 72 and memory 74 are typically found in existing digital cameras, cameras and cell phones.
To capture a still picture image, the light reader 16 retrieves a first image of the picture from the pixel array 12 line by line. The switch 38 is in a state that connects the ADC 24 to the first image buffers 28 and 30. Switches 40 and 48 are set so that data is entering one buffer 28 or 30 and being retrieved from the other buffer 30 or 28 by the memory controller 44. For example, the second line of the pixel may be stored in buffer 30 while the first line of pixel data is being retrieved from buffer 28 by the memory controller 44 and stored in the external memory 74.
When the first line of the second image of the picture is available the switch 38 is selected to alternately store first image data and second image data in the first 28 and 30, and second 32 and 34 image buffers, respectively. Switches 48 and 54 may be selected to alternatively store first and second image data into the external memory 74 in an interleaving manner. This process is depicted in
There are multiple methods for retrieving and combining the first and second image data. As shown in
In the event the processor data rate is the same as the memory data rate the processor 72 may directly retrieve the pixel data rate from the external memory 74 in either an interleaving or concatenating manner as shown in
To capture a video picture, the lines of pixel data of the first image of the picture may be stored in the external memory 74. When the first line of the second image of the picture is available, the first line of the first image is retrieved from memory 74 at the memory data rate and combined in the data combiner 50 as shown in
For video capture the buffers 28, 30, 32 and 34 may perform a resolution conversion of the incoming pixel data. There are two common video standards NTSC and PAL. NTSC requires 480 horizontal lines. PAL requires 590 horizontal lines. To provide high still image resolution the pixel array 12 may contain up to 1500 horizontal lines. The image sensor converts the output data into a standard format. Converting on board the image sensor reduces the overhead on the processor 72.
R=¼*(R1+R2+R3+R4) (1)
B=¼*(B1+B2+B3+B4) (2)
GB=½*(G1+G2) (3)
GR=½*(G3+G4) (4)
The net effect is a 75% reduction in the data rate, arranged in a Bayer pattern.
R=¼*(R1+R2+R3+R4) (5)
B=¼*(B1+B2+B3+B4) (6)
GB=½*(G1+G2) (7)
GR=½*(G3+G4) (8)
GBB=½*(G5+G6) (9)
GRR=½*(G7+G8) (10)
The net effect is a 62.5% reduction in the data rate.
G12=½*(G1+G2) (11)
G34=½*(G3+G4) (12)
G56=½*(G5+G6) (13)
G78=½*(G7+G8) (14)
R12=½*(R1+R2) (15)
R34=½*(R3+R4) (16)
B12= 1/2*(B1+B2) (17)
B34=½*(B3+B4) (18)
The net effect is a 50% reduction in the data rate.
To conserve energy the memory controller 44 may power down the external memory 74 when memory is not receiving or transmitting data. To achieve this function the controller 44 may have a power control pin 76 connected to the CKE pin of a SDRAM (see
The gate of reset transistor 112 may be connected to a RST line 118. The drain node of the transistor 112 may be connected to IN line 120. The gate of select transistor 114 may be connected to a SEL line 122. The source node of transistor 114 may be connected to an OUT line 124. The RST 118 and SEL lines 122 may be common for an entire row of pixels in the pixel array 12. Likewise, the IN 120 and OUT 124 lines may be common for an entire column of pixels in the pixel array 12. The RST line 118 and SEL line 122 are connected to the row decoder 20 and are part of the control lines 22.
The double sampling circuits 150 are connected to an operational amplifier 180 by a plurality of first switches 182 and a plurality of second switches 184. The amplifier 180 has a negative terminal− coupled to the first capacitors 152 by the first switches 182 and a positive terminal+ coupled to the second capacitors 154 by the second switches 184. The operational amplifier 180 has a positive output+ connected to an output line OP 188 and a negative output− connected to an output line OM 186. The output lines 186 and 188 are connected to the ADC 24 (see
The operational amplifier 180 provides an amplified signal that is the difference between the voltage stored in the first capacitor 152 and the voltage stored in the second capacitor 154 of a sampling circuit 150 connected to the amplifier 180. The gain of the amplifier 180 can be varied by adjusting the variable capacitors 190. The variable capacitors 190 may be discharged by closing a pair of switches 192. The switches 192 may be connected to a corresponding control line (not shown). Although a single amplifier is shown and described, it is to be understood that more than one amplifier can be used in the light reader circuit 16.
The RST line 118 may be connected to a tri-state buffer (not shown) that is switched to a tri-state when the IN line 120 is switched to a high state. This allows the gate voltage to float to a value that is higher than the voltage on the IN line 120. This causes the transistor 112 to enter the triode region. In the triode region the voltage across the photodiode 100 is approximately the same as the voltage on the IN line 120. Generating a higher gate voltage allows the photodetector to be reset at a level close to Vdd. CMOS sensors of the prior art reset the photodetector to a level of Vdd-Vgs, where Vgs can be up to 1 V.
The SEL line 122 is also switched to a high voltage level which turns on transistor 114. The voltage of the photodiode 100 is provided to the OUT line 124 through level shifter transistor 116 and select transistor 114. The SAM1 control line 166 of the light reader 16 (see
Referring to
The SAM2 line 168 is driven high, the SEL line 122 is driven low and then high again, so that a level shifted voltage of the photodiode 100 is stored as a reset output signal in the second capacitor 154 of the light reader circuit 16. Process blocks 300 and 302 are repeated for each pixel 14 in the array 12.
Referring to
Referring to
Referring to
Referring to
Referring to
The process described is performed in a sequence across the various rows of the pixels in the pixel array 12. As shown in
The various control signals RST, SEL, IN, SAM1, SAM2 and SUB can be generated in the circuit generally referred to as the row decoder 20.
The comparators 350 are connected to plurality of AND gates 356 and OR gates 358. The OR gates 358 are connected to latches 360. The latches 360 provide the corresponding IN, SEL, SAM1, SAM2 and RST signals. The AND gates 356 are also connected to a mode line 364. To operate in accordance with the timing diagram shown in
The latches 360 switch between a logic 0 and a logic 1 in accordance with the logic established by the AND gates 356, OR gates 358, comparators 350 and the present count of the counter 352. For example, the hardwired signals for the comparator coupled to the IN latch may contain a count values of 6 and a count value of 24. If the count from the counter is greater or equal to 6 but less than 24 the comparator 350 will provide a logic 1 that will cause the IN latch 360 to output a logic 1. The lower and upper count values establish the sequence and duration of the pulses shown in
The sensor 10 may have a plurality of reset RST(n) drivers 370, each driver 370 being connected to a row of pixels.
In block 402 a short exposure output signal is generated in the selected pixel and stored in the second capacitor 154 of the light reader circuit 16.
In block 404 the selected pixel is then reset. The level shifted reset voltage of the photodiode 100 is stored in the first capacitor 152 of the light reader circuit 16 as a reset output signal. The short exposure output signal is subtracted from the reset output signal in the light reader circuit 16. The difference between the short exposure signal and the reset signal is converted into a binary bit string by ADC 24 and stored into the external memory 74 in accordance with one of the techniques shown in
In block 406 the light reader circuit 16 stores a long exposure output signal from the pixel in the second capacitor 154. In block 408 the pixel is reset and the light reader circuit 16 stores the reset output signal in the first capacitor 152. The long exposure output signal is subtracted from the reset output signal, amplified and converted into a binary bit string by ADC 24 as long exposure data.
Referring to
By way of example, the image may be initially set to all zeros. The processor 72 then analyzes the long exposure data. If the long exposure data does not exceed a threshold then N least significant bits (LSB) of the image is replaced with all N bits of the long exposure data. If the long exposure data does exceed the threshold then N most significant bits (MSB) of the image are replaced by all N bits of the short exposure data. This technique increases the dynamic range by M bits, where M is the exponential in an exposure duration ratio of long and short exposures that is defined by the equation l=2M. The replaced image may undergo a logarithmic mapping to a final picture of N bits in accordance with the mapping equation Y=2N log2(X)/(N+M).
The memory controller 44 begins to retrieve short exposure data for the pixels in row (n-k-l) at the same time as the (n-k-l)-th pixel array is completing the long exposure period. At the beginning of a line period, the light reader circuit 16 retrieves the short exposure output signals from the (n-k)-th row of the pixel array 12 as shown by the enablement of signals SAM1, SAM2, SEL(n-k) and RST(n-k). The light reader circuit 16 then retrieves the long exposure data of the (n-k-l)-th row.
The dual modes of the image sensor 10 can compensate for varying brightness in the image. When the image brightness is low the output signals from the pixels are relatively low. This would normally reduce the SNR of the resultant data provided by the sensor, assuming the average noise is relatively constant. The noise compensation scheme shown in
a shows an alternate embodiment of an image sensor that has a processor bus 70′ connected to the external processor 72 and a separate memory bus 70″ connected to the external memory 74. With such a configuration the processor 72 may access data while the memory 74 is storing and transferring data. This embodiment also allows for slower clock speeds on the processor bus 70′ than the bus 68 of the embodiment shown in
b shows another embodiment wherein the processor 72 is coupled to a separate data interface 500 and the external memory 74 is connected to a separate memory controller 44.
It is the intention of the inventor that only claims which contain the term “means” shall be construed under 35 U.S.C. §112, sixth paragraph.
While certain exemplary embodiments have been described and shown in the accompanying drawings, it is to be understood that such embodiments are merely illustrative of and not restrictive on the broad invention, and that this invention not be limited to the specific constructions and arrangements shown and described, since various other modifications may occur to those ordinarily skilled in the art.
For example, although interleaving techniques involving entire lines of an image are shown and described, it is to be understood that the data may be interleaved in a manner that involves less than a full line, or more than one line. By way of example, one-half of the first line of image A may be transferred, followed by one-half of the first line of image B, followed by the second-half of the first line of image A, and so forth and so on. Likewise, the first two lines of image A may be transferred, followed by the first two lines of image B, followed by the third and fourth lines of image A, and so forth and so on.
This application claims priority under 35 U.S.C §119(e) to provisional application No. 60/345,672 filed on Jan. 5, 2002, and provisional application No. 60/358,611 filed on Feb. 21, 2002.
Number | Name | Date | Kind |
---|---|---|---|
3931674 | Amelio | Jan 1976 | A |
4425501 | Stauffer | Jan 1984 | A |
4473836 | Chamberlain | Sep 1984 | A |
4614996 | Enaka et al. | Sep 1986 | A |
4647975 | Alston et al. | Mar 1987 | A |
4703442 | Levine | Oct 1987 | A |
4704633 | Matsumoto | Nov 1987 | A |
4710801 | Kunzinger | Dec 1987 | A |
4858013 | Matsuda | Aug 1989 | A |
4974093 | Murayama et al. | Nov 1990 | A |
5043821 | Suga et al. | Aug 1991 | A |
5047861 | Houchin et al. | Sep 1991 | A |
5113246 | Ninomiya et al. | May 1992 | A |
5138458 | Nagasaki et al. | Aug 1992 | A |
5159457 | Kawabata | Oct 1992 | A |
5162914 | Takahashi et al. | Nov 1992 | A |
5235197 | Chamberlain et al. | Aug 1993 | A |
5278658 | Takase | Jan 1994 | A |
5309243 | Tsai | May 1994 | A |
5420635 | Konishi et al. | May 1995 | A |
5434620 | Higuchi et al. | Jul 1995 | A |
5436662 | Nagasaki et al. | Jul 1995 | A |
5455621 | Morimura | Oct 1995 | A |
5461425 | Fowler et al. | Oct 1995 | A |
5471515 | Fossum et al. | Nov 1995 | A |
5493335 | Parulski et al. | Feb 1996 | A |
5523788 | Kannegundla et al. | Jun 1996 | A |
5576760 | Akiyama | Nov 1996 | A |
5587738 | Shinohara | Dec 1996 | A |
5638118 | Takahashi et al. | Jun 1997 | A |
5638119 | Cornuejols | Jun 1997 | A |
5665959 | Fossum et al. | Sep 1997 | A |
5675381 | Hieda et al. | Oct 1997 | A |
5737016 | Ohzu et al. | Apr 1998 | A |
5784521 | Nakatani et al. | Jul 1998 | A |
5801773 | Ikeda | Sep 1998 | A |
5828793 | Mann | Oct 1998 | A |
5841126 | Fossum et al. | Nov 1998 | A |
5861620 | Takahashi et al. | Jan 1999 | A |
5880460 | Merrill | Mar 1999 | A |
5883830 | Hirt et al. | Mar 1999 | A |
5886659 | Pain et al. | Mar 1999 | A |
5892541 | Merrill | Apr 1999 | A |
5909026 | Zhou et al. | Jun 1999 | A |
5926214 | Denyer et al. | Jul 1999 | A |
5929908 | Takahashi et al. | Jul 1999 | A |
5953061 | Biegelsen et al. | Sep 1999 | A |
5962844 | Merrill et al. | Oct 1999 | A |
5990506 | Fossum et al. | Nov 1999 | A |
6005619 | Fossum | Dec 1999 | A |
6008486 | Stam et al. | Dec 1999 | A |
6021172 | Fossum et al. | Feb 2000 | A |
6024881 | Just | Feb 2000 | A |
6040858 | Ikeda | Mar 2000 | A |
6049357 | Shinohara | Apr 2000 | A |
6101287 | Corum et al. | Aug 2000 | A |
6115065 | Yadid-Pecht et al. | Sep 2000 | A |
6115066 | Gowda et al. | Sep 2000 | A |
6144408 | MacLean | Nov 2000 | A |
6246436 | Lin et al. | Jun 2001 | B1 |
6300978 | Matsunaga et al. | Oct 2001 | B1 |
6317154 | Beiley | Nov 2001 | B2 |
6369737 | Yang et al. | Apr 2002 | B1 |
6418245 | Udagawa | Jul 2002 | B1 |
6493030 | Kozlowski et al. | Dec 2002 | B1 |
6532040 | Kozlowski et al. | Mar 2003 | B1 |
6538593 | Yang et al. | Mar 2003 | B2 |
6587149 | Yoneyama et al. | Jul 2003 | B1 |
6593967 | McGarvey et al. | Jul 2003 | B1 |
6630955 | Takada | Oct 2003 | B2 |
6674464 | Mizutani et al. | Jan 2004 | B1 |
6747696 | Nakata et al. | Jun 2004 | B1 |
6803951 | Matsukawa et al. | Oct 2004 | B1 |
6833864 | Ashida | Dec 2004 | B1 |
6940547 | Mine | Sep 2005 | B1 |
6985181 | Ewedemi et al. | Jan 2006 | B2 |
7345701 | Park et al. | Mar 2008 | B2 |
20010040631 | Ewedemi et al. | Nov 2001 | A1 |
20030231252 | Findlater et al. | Dec 2003 | A1 |
20040051797 | Kelly et al. | Mar 2004 | A1 |
Number | Date | Country |
---|---|---|
09-326963 | Dec 1997 | JP |
Number | Date | Country | |
---|---|---|---|
20070211156 A1 | Sep 2007 | US |
Number | Date | Country | |
---|---|---|---|
60345672 | Jan 2002 | US | |
60358611 | Feb 2002 | US |