Claims
- 1. An image sensor that is connected to a processor which generates a plurality of control signals, the control signals including a first edge separated from a second edge by a control interval, comprising:
a pixel array that contains a plurality of rows of pixels; and, a selection circuit that selects a row of said pixel array to generate and retrieve pixel data from said pixel array by resetting and reading said selected row of said pixel array, a time interval between the resetting and reading of said selected row being proportional to the control interval between the first and second edges.
- 2. The image sensor of claim 1, wherein said selection circuit includes a decoder circuit coupled to said pixel array, an address generator coupled to said decoder circuit and a pulse detector coupled to said address generator and the processor.
- 3. The image sensor of claim 2, wherein said address generator circuit includes a first counter that is started in response to the first edge and a second counter that is started in response to the second edge.
- 4. The image sensor of claim 3, wherein said selection circuit includes a narrow pulse detector that is coupled to a third counter of said address generator, said third counter being coupled to said decoder circuit.
- 5. The image sensor of claim 3, wherein said decoder circuit includes a multiplexor coupled to an address decoder, said multiplexor being coupled to said first and second counters.
- 6. The image sensor of claim 5, wherein said selection circuit includes a row driver coupled to a latch of said decoder circuit, said latch being coupled to said address decoder.
- 7. The image sensor of claim 1, further comprising a light reader circuit coupled to said pixel array.
- 8. The image sensor of claim 4, wherein said selection circuit includes a counter/latch that is coupled to said narrow pulse detector and said address generator.
- 9. The image sensor of claim 6, wherein said selection circuit includes a phase sequence decoder that is coupled to said light reader circuit and said row driver.
- 10. An image sensor that is connected to a processor which generates a plurality of control signals including a first pulse that has a first width and a second pulse that has a different second width, comprising:
a pixel array that contains a plurality of rows of pixels; and, a selection circuit that selects a group of rows of said pixel array, the group being a function of a location of the second pulse relative to the first pulse.
- 11. The image sensor of claim 10, wherein said selection circuit includes a decoder circuit coupled to said pixel array, an address generator coupled to said decoder circuit and a pulse detector coupled to said address generator and the processor.
- 12. The image sensor of claim 11, wherein said address generator includes a first counter that is started in response to a first edge in the plurality of control signals and a second counter that is started in response to a second edge in the plurality of control signals selection.
- 13. The image sensor of claim 12, wherein said logic circuit includes a pulse detector that is coupled to a third counter of said address generator, said third counter being coupled to said decoder circuit.
- 14. The image sensor of claim 12, wherein said decoder circuit includes a multiplexor coupled to an address decoder, said multiplexor being coupled to said first and second counters.
- 15. The image sensor of claim 14, wherein said selection circuit includes a row driver coupled to a latch of said decoder circuit, said latch being coupled to said address decoder.
- 16. The image sensor of claim 10, further comprising a light reader circuit coupled to said pixel array.
- 17. The image sensor of claim 13, wherein said selection circuit includes a counter/latch that is coupled to said pulse detector and said address generator.
- 18. The image sensor of claim 16, wherein said selection circuit includes a phase sequence decoder that is coupled to said light reader circuit and said row driver.
- 19. An image sensor, comprising:
a pixel array that contains a plurality of rows of pixels; an address decoder coupled to a row of said pixel array; a multiplexor coupled to said address decoder; a first address generator coupled to said multiplexor; and, a second address generator coupled to said multiplexor.
- 20. The system of claim 19, further comprising a pulse detector coupled to said first and second address generators.
REFERENCE TO CROSS RELATED APPLICATION
[0001] This application claims priority under 35 U.S.C §119(e) to provisional application No. 60/372,902 filed on Apr. 16, 2002.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60372902 |
Apr 2002 |
US |