Claims
- 1. An image sensor system, comprising:
an image sensor that generates a first image and a second image, said image sensor transmits the first image and the second image in a time overlapping manner; and, a processor coupled to said image sensor and receives the first and second images in the time overlapping manner.
- 2. The system of claim 1, further comprising a memory device coupled to said processor.
- 3. The system of claim 1, further comprising a non-volatile memory device coupled to said processor, said non-volatile memory device including a program that causes said processor to receive the first and second images in the time overlapping manner.
- 4. The system of claim 2, wherein said processor contains a DMA controller to transfer the first and second images to said memory device.
- 5. The system of claim 1, further comprising a first bus that couples said image sensor to said processor.
- 6. The system of claim 5, further comprising a second bus that couples said image sensor to said processor, the first image is transmitted across said first bus and the second image is transmitted across said second bus.
- 7. The system of claim 5, wherein the first and second images are transmitted to said processor in an interleaving manner.
- 8. The system of claim 2, further comprising a first bus that couples said memory device to said image sensor.
- 9. An image sensor system, comprising:
image sensor means for generating and transmitting a first image and a second image in a time overlapping manner; and, processor means for receiving the first and second images in the time overlapping manner and processing the first and second images.
- 10. The system of claim 9, further comprising memory means for storing the first and second images.
- 11. The system of claim 9, further comprising non-volatile memory means for storing a program that causes said processor means to receive the first and second images in the time overlapping manner.
- 12. The system of claim 10, wherein said processor means contain a DMA controller to transfer the first and second images to said memory means.
- 13. The system of claim 9, further comprising a first bus that couples said image sensor means to said processor means.
- 14. The system of claim 13, further comprising a second bus that couples said image sensor means to said processor means, the first image is transmitted across said first bus and the second image is transmitted across said second bus.
- 15. The system of claim 13, wherein the first and second images are received by said processor means in an interleaving manner.
- 16. The system of claim 10, further comprising a first bus that couples said memory means to said image sensor means.
- 17. A method for transferring a first image and a second image, comprising:
generating a first image from a pixel array of an image sensor; generating a second image from the pixel array; transferring the first and second images from the image sensor to a processor in a time overlapping manner; transferring at least the first image to a memory device.
- 18. The method of claim 17, wherein the first and second images are transferred in an interleaving manner.
- 19. A processor that is coupled to an image sensor that transmits a first image and a second image, comprising:
a processor that receives the first image and the second image in a time overlapping manner.
- 20. The processor of claim 19, wherein said processor has a memory bus coupled to an external memory.
- 21. The processor of claim 19, wherein said processor operates in accordance with a program that causes said processor to receive the first and second images in the time overlapping manner.
- 22. The processor of claim 20, wherein said processor contains a DMA controller to transfer the first and second images to the external memory in a time overlapping manner.
- 23. The processor of claim 19, wherein said processor includes a first bus that is coupled the image sensor.
- 24. The processor of claim 23, wherein said processor includes a second bus that is coupled the image sensor, the first image is transmitted across said first bus and the second image is transmitted across said second bus.
- 25. The processor of claim 23, wherein said processor receives the first and second images in an interleaving manner.
- 26. A processor that is coupled to an image sensor that transmits a first image and a second image, comprising:
processor means for receiving the first image and the second image in a time overlapping manner.
- 27. The processor of claim 26, wherein said processor means has a memory bus coupled to an external memory.
- 28. The processor of claim 26, wherein said processor means operates in accordance with a program that causes said processor to receive the first and second images in the time overlapping manner.
- 29. The processor of claim 27, wherein said processor means contains a DMA controller to transfer the first and second images to the external memory in a time overlapping manner.
- 30. The processor of claim 26, wherein said processor means includes a first bus that is coupled the image sensor.
- 31. The processor of claim 30, wherein said processor means includes a second bus that is coupled the image sensor, the first image is transmitted across said first bus and the second image is transmitted across said second bus.
- 32. The processor of claim 30, wherein said processor receives the first and second images in an interleaving manner.
- 33. A computer program storage medium that can cause a processor to receive a first image and a second image from an image sensor, comprising:
a computer readable storage medium that contains a program which causes a processor to receive a first image and a second image from an image sensor in a time overlapping manner.
- 34. The storage medium of claim 33, wherein said program causes the processor to receive the first and second images in an interleaving manner.
REFERENCE TO CROSS RELATED APPLICATION
[0001] This application is a continuation-in-part of application Ser. No. 10/236,515 filed on Sep. 6, 2002; that claims priority to provisional application No. 60/345,672 filed on Jan. 5, 2002, and provisional application No. 60/358,611 filed on Feb. 21, 2002, this application also claims priority under 35 U.S.C §119(e) to provisional application No. 60/455,436 filed on Mar. 15, 2003.
Provisional Applications (3)
|
Number |
Date |
Country |
|
60345672 |
Jan 2002 |
US |
|
60358611 |
Feb 2002 |
US |
|
60455436 |
Mar 2003 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10236515 |
Sep 2002 |
US |
Child |
10445256 |
May 2003 |
US |