Claims
- 1. A split-gate flash memory cell pair with rectangular silicon nitride spacers comprising:a substrate having active and field regions defined; said active regions comprising pair wise common source regions, said split-gate flash memory cell pair sharing said common source region; a pair of floating gates overlying but separated from said substrate by a gate oxide, said pair of floating gates having vertical wails; a dielectric layer conforming to said floating gates and said substrate; said dielectric layer having vertical walls corresponding to the vertical walls of said pair of floating gates, said interpoly dielectric layer comprising high temperature oxide; rectangular silicon nitride spacers formed on the vertical walls of the dielectric layer; said rectangular silicon nitride spacers having a width between about 50 to 100 Å: said rectangular silicon nitride spacers having a height between about 200 to 800 Å; and a pair of control gates disposed over said pair of floating gates.
- 2. The split gate memory cell pair of claim 1, wherein said pair of floating gates have a thickness between about 1500 to 3000 Å.
- 3. The split-gate memory cell pair of claim 1, wherein said pair of control gates have a thickness between about 1500 to 3000 Å.
Parent Case Info
This is a division of patent application Ser. No. 09/298,448, filing date Apr. 23, 1999 now U.S. Pat. No. 6,380,030. Implant Method For Forming Si3N4 Spacer, assigned to the same assignee as the present invention.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
06151873 |
May 1994 |
JP |