Claims
- 1. A clock system including:
- a plurality of analog secondary clocks each including motor means to advance the respective clock; and
- control means operative to
- maintain real time,
- generate real time pulses for transmittal to the motor means of the secondary clocks to advance the secondary clocks, and
- move the secondary clocks at any time, and irrespective of the instantaneous time differential between the secondary clocks, to the real time as determined by the control means.
- 2. A clock system according to claim 1 wherein:
- the motor means comprise stepper motors.
- 3. A clock system including:
- a plurality of analog secondary clocks each including motor means to advance the respective clock; and
- control means operative to
- maintain real time,
- generate real time pulses for transmittal to the motor means of the secondary clocks to advance the secondary clocks, and
- move the secondary clocks at any time to the real time as determined by the control means;
- the control means including means operative to move the secondary clocks at a fast speed to a known time and means operative upon reaching the known time to calculate the differential between the known time and the real time and thereafter move the clocks to the real time.
- 4. A clock system according to claim 3 wherein the control means include:
- a master clock operative to maintain real time and generate real time pulses for transmittal to the motor means of the secondary clocks; and
- means at each secondary clock operative to sense the arrival of the clock at the known time.
- 5. A clock system according to claim 4 wherein:
- the master clock is further operative to generate encoded digital signals representing the real time as maintained by the master clock;
- each secondary clock includes a processing circuit;
- each secondary clock moves in response to receipt of an encoded digital signal from the master clock at a fast speed to the known time;
- the processing circuit in the secondary clock is operative in response to the secondary clock reaching the known time to calculate the differential between the known time and the real time as represented by the encoded digital signal received by the processing circuit; and
- the secondary clock is thereafter moved at a fast speed to the real time as represented by the encoded digital signal.
- 6. A clock system according to claim 5 wherein:
- each motor means comprises a stepper motor.
- 7. A clock system according to claim 4 wherein the master clock is further operative to generate a fast forward signal at any time to move the secondary clocks to the known time, is operative upon the arrival of the secondary clock at the known time to calculate the disparity between the known time and the real time, and is operative to thereafter move the secondary clocks to the real time at a fast forward speed.
- 8. A clock system according to claim 7 wherein each motor means is a stepper motor.
- 9. A clock system comprising:
- a plurality of analog secondary clocks each including a motor device; and
- control means operative to
- maintain a master time,
- transmit real time pulses to said motors to advance the secondary clocks at real time,
- transmit fast forward signals to the motors to move the secondary clocks forwardly at a fast forward speed to a predetermined registration time,
- move the secondary clocks into registry upon their arrival at the registration time, and
- transmit fast forward signals to the motors to move the in-registry secondary clocks forwardly at a fast forward speed from the registration time to the master time.
- 10. A clock system according to claim 9 wherein:
- the control means is operative to move the secondary clocks from the registration time to the master time by calculating the time discrepancy between the master time and the registration time and thereafter transmitting fast forward signals for a time sufficient to move the secondary clocks to the master time.
- 11. A clock system comprising:
- a master clock unit operative to maintain real time, generate real time pulses, generate reset pulses, and generate encoded digital signals representing real time; and
- a plurality of analog secondary clocks receiving the real time pulses, reset pulses and the encoded digital signals, operative in response to receipt of the real time pulses to move incrementally forwardly, and operative in response to receipt of an encoded digital signal to move to the real time represented by the encoded digital signal.
- 12. A clock system comprising:
- a master clock unit operative to maintain real time and generate real time pulses;
- a plurality of analog secondary clocks receiving the real time pulses from the master clock and operative in response to receipt of the real time pulses to move incrementally forwardly; and
- means operative to move the secondary clocks at any time, and irrespective of the instantaneous time differential between the secondary clocks, to the real time as determined by the master clock.
- 13. A clock system including a master clock unit maintaining real time and a plurality of analog impulse secondary clocks maintained in synchronism by the master clock unit in response to real time pulses delivered to the secondary clocks by the master clock, characterized in that the system includes control means operative to move each of the secondary clocks at a fast speed to a known time, calculate the disparity between the known time and the real time, and move the clock at a fast speed to the real time.
- 14. A clock system including:
- a master clock operative to keep a real master time and further operative to generate real time pulses;
- a plurality of secondary analog clocks;
- an incremental motor device associated with each secondary clock, arranged to receive the real time pulses from the master clock, and operative in response to receipt of the real time pulses to incrementally advance the respective secondary clock at real time speed;
- means operative in response to a signal from the master clock to move each secondary clock at a fast speed to a known time;
- means operative upon the arrival of the secondary clocks at the known time to calculate the disparity between the real time as determined by the master clock and the known time; and
- means operative to thereafter move each secondary clock at a fast speed to the real time based on the calculated disparity between the real time and the known time.
- 15. A clock system including:
- a plurality of analog secondary clocks each including motor means to advance the respective clock; and
- control means operative to
- maintain real time,
- generate real time pulses for transmittal to the motor means of the secondary clocks to advance the secondary clocks, and
- move the secondary clocks at any time to the real time as determined by the control means;
- the control means including a master clock operative to maintain real time, generate real time pulses, and generate encoded digital signals representing the real time as maintained by the master clock and a processing circuit at each secondary clock operative in response to receipt of an encoded digital signal from the master clock to move the respective secondary clock to the real time represented by the encoded digital signal.
RELATED APPLICATION
This application is a continuation-in-part of U.S. patent application Ser. No. 08/186,654, filed on Jan. 25, 1994, now abandoned, which is a continuation of U.S. Ser. No. 07/589,174, filed on Sep. 27, 1990 and is now U.S. Pat. No. 5,282,180.
US Referenced Citations (8)
Continuations (1)
|
Number |
Date |
Country |
Parent |
589174 |
Sep 1990 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
186654 |
Jan 1994 |
|