In-circuit security system and methods for controlling access to and use of sensitive data

Abstract
The invention disclosed herein is an in-circuit security system for electronic devices. The in-circuit security system incorporates identity credential verification, secure data and instruction storage, and secure data transmission capabilities. It comprises a single semiconductor chip, and is secured using industry-established mechanisms for preventing information tampering or eavesdropping, such as the addition of oxygen reactive layers. This invention also incorporates means for establishing security settings, profiles, and responses for the in-circuit security system and enrolled individuals. The in-circuit security system can be used in a variety of electronic devices, including handheld computers, secure facility keys, vehicle operation/ignition systems, and digital rights management.
Description
BACKGROUND OF THE INVENTION

Field of the Invention


The invention disclosed herein relates to the security of sensitive data stored, processed and distributed using electronic circuits. More particularly, the invention relates to the identification of individuals prior to accessing/using data, and the execution of security controls upon unauthorized attempts to access/use said data.


In recent years there has been an explosion of electronic devices that individuals may use for storing and transmitting sensitive data. In a low-security example, portable devices like a Palm™ or BlackBerry handled computer typically contain software for e-mail, along with options for storing credit cards, schedules, and other data. Most people wish to protect this information, but most handheld devices rely on their operating system to secure data. Unfortunately, the most common operating systems for these handheld computers were not designed with security as the main goal, and retrofitting basic security mechanisms has been clumsy.


A growing number of electronic devices, such as smart cards, are intended to specifically identify and authenticate users using the public key infrastructure, which requires secure storage of private keys. These devices are common in building security; for example, an individual with proper authorization to access a facility is assigned a smart card and an asymmetric key pair. A certificate authority generates a digital certificate for the public key, which is stored in the smart card. The private key is also stored on the smart card. When the individual places his smart card in the reader at the access point of the facility, the card transmits its digital certificate, and the reader challenges the card to encrypt a supplied string with the individual's private key. The reader obtains the public key out of the digital certificate and decrypts the private key-encrypted string to verify that the keys are related. This has an inherent problem because there is no guarantee that the individual using the private key is the assigned owner of the smart card. Furthermore, it is fairly simple for an experienced attacker to gain access to keys stored on the card.


Some handheld devices, such as Hewlett Packard's iPAQ PocketPC h5450, include biometric sensors for improved personal identification before allowing access to sensitive data. An individual possessing this device is instructed to enroll one or more of his fingerprints into the device's software. The enrolled fingerprint can be used as the sole password or as an alternative to a typed password. This type of device can be a substantial improvement on traditional data-access methods, because the biometric can be definitively tied to a single individual. However, if the sensitive data is stored or transmitted insecurely, the biometric authentication does not substantially hinder an attacker from probing the memory and compromising it.


These concerns have contributed to the marketing of products billed as ‘secure memory’ or ‘secure processor’. These products are typically constructed with varying degrees of security; one lower degree is considered ‘tamper-evident’, in which an unskilled observer would see that someone had attempted to maliciously gain access to secured data. A higher level is ‘tamper-resistant’, in which the product actively resists tampering by use of a self-destruct mechanism, an impermeable substance that coats the components storing sensitive data such as a polymer-based coating or other so-called “conformal coating”, or some other process. Furthermore, these products may encrypt input/output lines, mislabel parts, and perform other types of obfuscation.


Description of the Related Art


U.S. Pat. No. 5,533,123 to Force, et al., discloses programmable distributed personal security inventions. The patent teaches a “Secured Processing Unit” (“SPU”) comprising an “SPU chip” and a microprocessor designed especially for secure data processing. The invention integrates keys, encryption and decryption engines, and algorithms in the SPU of the invention. Purportedly, the security process is portable and easily distributed across physical boundaries. The invention is based upon three interdependent subsystems. The first subsystem of the invention is a detector subsystem, which alerts an SPU to the existence and to the character of a security attack. A second subsystem is a filter subsystem that correlates data from multiple detectors, then assesses the severity of the attack against the risk to the SPU's integrity, both to its secret data and to the design of the SPU itself. A third subsystem is a response subsystem for generating responses, or countermeasures, calculated by the filters to be most appropriate under the circumstances, in order to deal with the attack(s) detected. Force does not disclose identity credential verification within the SPU.


U.S. Pat. No. 5,825,878 to Takahashi discloses a secure embedded memory management unit for a microprocessor. A microprocessor memory management apparatus is used for encrypted instruction and data transfer from an external memory. Physical security is obtained by embedding the direct memory access controller on the same chip with a microprocessor core, an internal memory, and encryption/decryption logic. Data transfer to and from an external memory takes place between the external memory and the memory controller of the memory management unit. All firmware to and from the external memory is handled on a page-by-page basis. Since all of the processing takes place on buses internal to the chip, detection of clear unencrypted instructions and data is prevented. Takahashi does not disclose any capability, anticipation, intention, or provision for including identity credential verification on the management unit or within the microprocessor core.


U.S. Pat. No. 5,832,207 to Little, et al., teaches a secure module including a microprocessor and a co-processor. The electronic module is provided with at least one microprocessor and a co-processor deployed into a single integrated circuit. The electronic module can be contained in a small form factor housing. The electronic module provides secure bi-directional data communication via a data bus. The electronic module may include an integrated circuit including a microprocessor and a co-processor adapted to handle 1,024-bit modulo mathematics primarily aimed at RSA calculations. The electronic module is preferably contained in a small token-sized metallic container. The module preferably communicates via a single wire data bus using a one-wire protocol. Little et al. does not disclose personal identification systems.


U.S. Pat. No. 5,894,550 to Thireit discloses a method of implementing a secure program in a microprocessor card, and a microprocessor card including a secure program. The invention claims that a program can be made secure relative to a CPU. The invention accomplishes this by storing in a first memory zone predetermined address functions that are directly executable by the CPU. The first memory zone is then write-protected, then the program is stored in a second memory zone in the form of a series of instructions that are executable within the second memory zone or that activate functions contained in the first memory zone.


U.S. Pat. Nos. 5,481,265, 5,729,220, 6,201,484 and 6,441,770 to Russell detail a handheld device used to authenticate persons and said device to remote computer systems. The invention further includes a “kill switch” or “kill signal” enabling the computer system to remotely disable the handheld device and restrict further omissions. However, the system is primarily targeted at local area network applications and does not anticipate or suggestion broader applications.


BRIEF SUMMARY OF THE INVENTION

The invention disclosed herein is an in-circuit security system for electronic devices. The in-circuit security system incorporates identity credential verification, secure data and instruction storage, and secure data transmission capabilities. It comprises a single semiconductor chip, lowering component cost and reducing board space. The in-circuit security system chip is secured using mechanisms for preventing information tampering or eavesdropping, such as the addition of oxygen reactive layers. This invention also incorporates means for establishing security settings and profiles for the in-circuit security system and enrolled individuals. The in-circuit security system can be used in a variety of electronic devices, including handheld computers, secure facility keys, vehicle operation/ignition systems, and digital rights management.





BRIEF DESCRIPTION OF DRAWINGS
Master Reference Numeral List


FIG. 1: Sample embodiment of in-circuit security system components

    • 100 In-circuit security system
    • 101 Processor
    • 102 Memory
    • 103 Identity credential verification subsystem
    • 104 Cryptographic subsystem
    • 105 Real-time clock
    • 106 Power source (OPTIONAL)
    • 107 Transceiver (OPTIONAL)
    • 108 Random number generator
    • 110 Connection to identity credential sensor
    • 111 Connection to peripheral components
    • 112 Connection to antenna or cables



FIG. 2: Handheld computer with the in-circuit security system

    • 100 In-circuit security system
    • 201 Non-secure processor
    • 202 Non-secure memory
    • 203 Fingerprint sensor
    • 204 Antenna
    • 213 Display
    • 214 Keypad



FIG. 3: Electronic lock mechanism with the in-circuit security system

    • 100 In-circuit security system
    • 313 LEDs
    • 314 Electronic lock mechanism



FIG. 1 is a schematic view of a sample embodiment of the in-circuit security system.



FIG. 2 is a schematic view of the components of a sample handheld computer using the in-circuit security system.



FIG. 3 is a schematic view of the components of an electronic lock mechanism using the in-circuit security system.





DETAILED DESCRIPTION OF THE INVENTION

The invention described herein is an in-circuit security system by which pre-enrolled individuals may access sensitive data or perform actions on sensitive data in an environment that is fully monitored and protected. The in-circuit security system requires full authentication of individuals and can perform a variety of programmed responses in the event that pre-established authentication standards are not met. The in-circuit security system includes secure transmission of sensitive data to remote devices.


The in-circuit security system comprises several components combined securely into a single, secure chip. As seen in FIG. 1, the primary embodiment of the in-circuit security system 100 comprises a processor 101, a memory 102, a real-time clock 105, and a random number generator 108. The in-circuit security system 100 also includes a cryptographic subsystem 104 and an identity credential verification subsystem 103. These subsystems may be logical, physical, or some combination thereof, and are described in further detail below. In typical embodiments, the in-circuit security system 100 will also contain a power source 106, such as a battery, in order to maintain power to the real-time clock 105. During manufacture, the in-circuit security system 100 receives a unique, one-time programmable electronic identification code that can be read but cannot be altered or removed. The in-circuit security system 100 also preferably provides multiple input/output interfaces 110-112 for connection to optional internal/external components, such as transceivers 107, antennae, identity credential sensors, non-secure processors, etc.


The processor 101 is the main control component; it is responsible for loading and executing instructions to control the various components of the chip, as well as performing user-requested tasks. The memory 102 is coupled to the processor 101. It comprises both volatile and non-volatile components and can be used to store instructions or data, such as security settings or profiles and cryptographic keys. The application of these security settings is discussed below. The real-time clock 105 is also coupled to the processor 101 and is used to maintain an accurate time, which can be used in cryptographic signing, audit records, or other transactions. The real-time clock 105 may be connected to a power source 106 in order to constantly maintain time. If the in-circuit security system 100 does not include the power source 106, the real-time clock 105 must be cognizant of power disconnects, which means that it can no longer provide an accurate time.


The fourth component of the in-circuit security system 100 is a random number generator 108. The random number generator 108 is used for seeding cryptographic algorithms, and may use any of established methods for guaranteeing sufficient randomness. The random number generator 108 may be included as part of the cryptographic subsystem 104 or may be a standalone component coupled to the subsystem 104. The cryptographic subsystem 104 is a dedicated system for performing encryption and decryption, digital signing and digital signature verification. In one embodiment the subsystem 104 is responsible for storing cryptographic keys in its own memory; in another, the subsystem is coupled to and uses the main memory 102 of the in-circuit security system 100. Additionally, one primary embodiment of the invention uses a cryptographic acceleration chip or component as the cryptographic subsystem 104. Alternative embodiments are coupled to and use the main processor 101 as the cryptographic engine.


The identity credential verification subsystem 103 is used to determine the identity of an individual attempting to use the in-circuit security system 100 and identify his associated security privileges. The identity credential verification subsystem 103 performs identity credential acquisition, analysis, storage and matching. In the primary embodiment of the invention, the identity credential verification subsystem 103 uses digital representations of fingerprints as the identity credential. In this embodiment the identity credential verification subsystem 103 performs fingerprint image acquisition, and template generation, storage, and matching. The identity credential verification subsystem 103 may use the main processor 101 of the in-circuit security system 100 for credential processing actions or may use its own specialized processor. Similarly, it may employ its own memory for credential storage or use the main memory 102 of the in-circuit security system 100. The in-circuit security system 100 provides one or more connections 110 to external components for credential sensing, such as a fingerprint sensor.


The in-circuit security system 100 incorporates an interface 112 to a transceiver 107, antenna, wire, or other remote communication device that is coupled to the processor 101. This component is used for transmission of data from one device to another. All sensitive data that is to be transmitted from the in-circuit security system 100 can be encrypted using the cryptographic subsystem 104, so it is not necessary to place a transceiver 107 within the secure boundaries of the in-circuit security system 100. However, in some embodiments it may prove to be convenient to incorporate the transceiver 107 into the chip. In these embodiments the interface 112 would be from the transceiver to an antenna, wire, or other communication device. In a primary embodiment of the invention, the transmission technology is radio-frequency identification (RFID), such as the ISO 14443 A/B or 15693 standards. In another embodiment the in-circuit security system 100 uses Bluetooth or infrared technology. Other embodiments provide a combination of these technologies or others. In alternative embodiments, it may be useful to use a wired technology, such as a serial or USB connection. The in-circuit security system 100 preferably provides external connections 112 for requisite connectors, cables or antennae.


The authentication of individuals allows the in-circuit security system 100 to associate an individual with specific security privileges within the system. For example, one user may be enrolled and identified as a typical user with no ability to reset the system 100, while an alternate user may be identified as an administrator with that ability. Additionally, the in-circuit security system 100 may be programmed to perform a variety of both temporary and permanent responses to security events. For example, a specified number of access denials within a particular time interval may cause the in-circuit security system 100 to suspend all actions or halt the real-time clock 105 until reset by an enrolled administrator. Alternatively, an attempt to crack open the case of the chip housing the in-circuit security system 100 may result in permanent erasure of memory 102, or destruction of other components. The in-circuit security system 100 may also be programmed to allow an enrolled individual to directly disable or destroy components.


As described above, the in-circuit security system 100 is combined into one secured chip with three major interfaces: an interface to a credential sensing mechanism, such as a fingerprint sensor, an interface to peripheral components, such as non-secure processors or user-interface devices; and an interface to a transceiver or antenna for remote communications. Other interfaces are strictly prevented. The chip may use one or more physical security measures to prevent information eavesdropping. These obfuscation techniques include use of “potting”, oxygen-reactive layers, photo-sensors, Hall effect sensors, and circuits that monitor clock frequency and/or reset frequency.


The system 100 may additionally perform algorithmic analysis of interface traffic. For example, fingerprint images received from a fingerprint sensor may be analyzed by the identity credential verification subsystem 103; if the identity credential verification subsystem 103 repeatedly receives the exact same bit pattern representation of fingerprints, it is possible that someone is deliberately placing that bit pattern on the interface. Similarly, if the identity credential verification subsystem 103 receives bit patterns that are an exact rotation or other permutation of a previously received image, again someone may be altering the contents of the interface.


The in-circuit security system can be used as a standalone component for security applications or as one of multiple components within an electronic device. In one use of the invention, a handheld computer is equipped with the in-circuit security system 100, as seen in FIG. 2. The computer further comprises a display 213, a keypad 214, a non-secure processor 201 and memory 202, and a fingerprint sensor 203. Additionally, for embodiments in which the in-circuit security system 100 includes a transceiver 107 that uses cellular wireless technology, the handheld computer also incorporates an antenna 204.


The primary user of the handheld computer enrolls a fingerprint, a digital certificate, and an associated private key into the in-circuit security system 100. The fingerprint is stored in the identity credential verification subsystem 103 and is used to authorize use of the private key associated with the digital certificate. The digital certificate may be stored in the cryptographic subsystem 104 or the main memory 102 of the in-circuit security system 100.


The individual typically uses the handheld computer to transmit and receive e-mail. He requires the in-circuit security system 100 to digitally sign his e-mail, which requires accessing the stored private key associated with his fingerprint. He selects his e-mail program, and types an e-mail for transmission using the keypad 214. The keypad 214 is coupled to the processor 201, which receives the data and creates an appropriate message packet for transmission. Once created, the message packet is sent to the in-circuit security system 100 for further processing.


The processor 101 of the in-circuit security system 100 receives the message packet and analyzes the established security settings for transmission of e-mail. Because the in-circuit security system 100 is configured to require digital signing of c-mail prior to transmission, the individual must first authenticate his fingerprint to the identity credential verification subsystem 103. The biometric authentication is required to prevent unauthorized users from encrypting e-mail with a private key that is not theirs. The processor 101 signals the identity credential verification subsystem 103 to wait for a new fingerprint sample from the fingerprint sensor 203, and signals the non-secure processor 201 to provide a visual prompt to the user on the display 213. After the user places his finger on the fingerprint sensor 203 it sends the new fingerprint image to the identity credential verification subsystem 103. The identity credential verification subsystem 103 analyzes the image, generates a template, and compares it to the enrolled fingerprint template. If the two match, the identity credential verification subsystem 103 sends a signal to the processor 101 that the individual is authorized to use the stored private key.


The processor 101 now sends the e-mail message to the cryptographic subsystem 104 and instructs the cryptographic subsystem 104 to sign the message. This typically involves generating a hash of the message and encrypting it with the private key. The cryptographic subsystem 104 may also include a timestamp generated by the real-time clock, the unique device identifier, or other data, prior to the hash. The cryptographic subsystem 104 now sends the signed e-mail message back to the processor 101. The processor 101, in turn, sends the signed e-mail to the cellular transceiver 107 for transmission to a remote recipient.


In a second embodiment of the invention, the in-circuit security system 100 is embedded into an electronic door locking mechanism that is used to control access to a secure facility. As seen in FIG. 3, the system comprises the in-circuit security system 100 with a wired connection to the electronic door lock 314, a fingerprint sensor 203, and a series of light emitting diodes (LEDs) 313 that are used to provide visual feedback to the user. Individuals access the secure facility by demonstrating enrollment of their fingerprint into the in-circuit security system 100. The security settings of the in-circuit security system 100 are configured to shut down the entire locking mechanism on a pre-specified number of failed attempts within a pre-specified time span. This is example of security parameters and settings that are stored within the memory 102.


An enrolled individual wishes to enter the facility. One LED 313 glows green, signaling that the fingerprint sensor 303 is ready. The individual places his finger on the sensor 203, which generates a fingerprint image and sends it to the identity credential verification subsystem 103. The identity credential verification subsystem 103 generates a fingerprint template and compares it to the enrolled fingerprints. The new fingerprint template matches an existing template, so the identity credential verification subsystem 103 sends the individual's unique identifier to the processor 101. The processor 101 accesses the memory 102, which stores security privileges associated with enrolled individuals. The individual who is currently authenticated is authorized to enter the secure facility alone, so the processor 101 sends a signal to the transceiver 107 to trigger the lock 314 to release.


Now an individual who has not been pre-enrolled into the identity credential verification subsystem 103 attempts to enter the secure facility. The individual places his finger on the fingerprint sensor 203, which sends an image of the fingerprint back to the identity credential verification subsystem 103. The fingerprint is compared to all of the enrolled fingerprints, and no match is found because the individual is not enrolled. The identity credential verification subsystem 103 records the date, time, and other requisite characteristics of the failed access attempt, and flashes a red LED 313 to show that access has been denied. The identity credential verification subsystem 103 also notifies the appropriate process within the processor 101 that an access failure has occurred.


The individual now tries another, un-enrolled finger. The identity credential verification subsystem 103 records the subsequent failure, and notifies the processor 101 that there has been another failure. When the number of failed attempts reaches the pre-established limit, the identity credential verification subsystem 103 again notifies the processor 101 that a failure has occurred. At this point, the processor 101 applies the security settings and places the electronic lock mechanism 314 in a state where it cannot be unlocked unless it is reset by a recognized authority; in a primary embodiment this would be implemented using a “fail-secure” lock and would involve disconnecting a power source. Alternative actions can occur to put the lock 314 into this state as necessary. The processor 101 may also put the identity credential verification subsystem 103 into a state where it does not accept new fingerprints, create images, or perform matching. As desired by the regulator of the secure facility, the processor 101 may instruct the identity credential verification subsystem 103 to delete any enrolled fingerprint images. These are all examples of programmable security settings.


While the description above refers to particular embodiments of the present invention, it will be understood that many modifications may be made without departing from the spirit thereof. The accompanying claims are intended to cover such modifications as would fall within the true scope and spirit of the present invention.

Claims
  • 1. A hardware-based in-circuit security system for an electronic device, the hardware-based in-circuit security system comprising at least one hardware processor, comprising: a secure processor configured to communicate with a second processor;a cryptographic subsystem coupled to the secure processor, wherein the cryptographic subsystem is further configured to perform a cryptographic operation;an identity credential verification subsystem (ICVS) coupled to the secure processor, the ICVS is further coupled to an interface that is coupled to a biometric sensor, the interface configured to receive identity credential information from the biometric sensor of the electronic device in response to a request from the secure processor to verify an identity credential using identity information received from the biometric sensor; wherein the secure processor is configured to request that the ICVS verify an identity credential using the identity credential information received from the biometric sensor using at least one enrolled identity credential, in response to the secure processor receiving an interrupt in response to a request from the second processor requesting a security service,the ICVS is configured to signal the secure processor in response to the ICVS completing an identity credential verification process using the identity credential information received by the ICVS from the biometric sensor,the secure processor is configured to trigger an interrupt to the second processor that the identity credential has been verified, in response to a signal from the ICVS that the identity credential has been verified, andwherein the secure processor is configured to trigger an interrupt to the second processor that the identity credential verification failed, in response to the secure processor receiving a predetermined number of signals from the ICVS that the identity credential verification failed.
  • 2. The in-circuit security system of claim 1, wherein the received identity credential information comprises biometric data including data representative of one of: a fingerprint, a facial pattern, a human retinal pattern, a heartbeat pattern, a human DNA pattern, or an iris pattern.
  • 3. The in-circuit security system of claim 1, wherein receipt by the secure processor of the interrupt from the second processor requesting the security service comprises one of: the secure processor receiving an interrupt from the second processor that is processed by the secure processor to fulfill the security service request, orthe secure processor receiving a message from the second processor and the receipt of the message generates an interrupt to the secure processor that is processed by the secure processor to fulfill the security service request.
  • 4. The in-circuit security system of claim 1, wherein the secure processor communicates with the second processor via an interface that comprises shared memory and an interrupt signal that triggers the secure processor to perform an identity credential verification.
  • 5. The in-circuit security system of claim 1, wherein the cryptographic subsystem is coupled to a random number generator, the cryptographic subsystem is configured to receive a random number from the random number generator as a seed for a cryptographic algorithm, and wherein a cryptographic operation comprises one of generating an encrypted message for transmission from the secure processor to the second processor, decryption, digital signing, or digital signature verification.
  • 6. The in-circuit security system of claim 1, wherein the secure processor signals the identity credential verification subsystem to wait to receive identity credential information from a sensor of the electronic device.
  • 7. The in-circuit security system of claim 1, wherein the secure processor comprises the cryptographic subsystem and the secure processor comprises the identity credential verification subsystem.
  • 8. A non-transitory computer-readable medium programmed with executable instructions that, when executed by a processing system, perform operations comprising: receiving, by an identity credential verification subsystem (ICVS) of an in-circuit security system, identity credential information comprising biometric data in response to a request from a secure processor to verify an identity credential using the identity credential information received from a biometric sensor;receiving, by a secure processor communicatively coupled to a second processor, an interrupt triggered by the request from the second processor requesting that an identity verification be performed on the identity credential information received by the ICVS;requesting, by the secure processor, that the ICVS verify the identity credential using identity the credential information received from the biometric sensor and using at least one enrolled identity credential, in response to the secure processor receiving the signal from the second processor requesting a security service,sending, by the ICVS, to the secure processor, a signal indicating success or failure of the verification of the identify credential information;triggering an interrupt to the second processor, by the secure processor, that the identity credential has been verified, in response to the signal from the ICVS that the identity credential has been verified, andtriggering an interrupt to the second processor, by the secure processor, that the identity credential verification failed, in response to the secure processor receiving a predetermined number of signals from the ICVS that the identity credential verification failed.
  • 9. The medium of claim 8, wherein the received identity credential information comprises biometric data including data representative of one of: a fingerprint, a facial pattern, a retinal pattern, a heartbeat pattern, a human DNA pattern, or an iris pattern.
  • 10. The medium of claim 8, wherein receiving by the secure processor of the interrupt triggered by the request from the second processor that requests the security service comprises one of: the secure processor receiving an interrupt from the second processor that is processed by the secure processor to fulfill the security request, orthe secure processor receiving a message from the second processor and the receipt of the message generates an interrupt to the secure processor that is processed by the secure processor to fulfill the security service request.
  • 11. The medium of claim 8, wherein receiving an interrupt comprises: receiving, by the secure processor via an interface having an interrupt controller and shared memory with the second processor, an interrupt signal that triggers the secure processor to perform an identity credential verification.
  • 12. The medium of claim 8, wherein the cryptographic subsystem is further coupled to a random number generator and the cryptographic subsystem is configured to receive a random number from the random number generator as a seed for a cryptographic algorithm used in performing a cryptographic operation, wherein a cryptographic operation comprises one of generating an encrypted message for transmission from the secure processor to the second processor, decryption, digital signing, or digital signature verification.
  • 13. The medium of claim 8, further comprising: retrieving an enrolled credential from a secure memory coupled to the secure processor.
  • 14. A computer-implemented method comprising: receiving, by an identity credential verification subsystem (ICYS) of an in-circuit security system, identity credential information comprising biometric data in response to a request from a secure processor to verify an identity credential using the identity credential information received from a biometric sensor:receiving, by a secure processor communicatively coupled to a second processor, an interrupt triggered by the request from the second processor that an identity verification be performed on the identity credential information received by the ICYS;requesting, by the secure processor, that the ICYS verify the identity credential using the identity credential information received from the biometric sensor and using at least one enrolled identity credential, in response to the secure processor receiving the interrupt triggered in response to a request from the second processor requesting a security service,sending, by the ICYS, to the secure processor, a signal indicating success or failure of the verification of the identify credential information,triggering an interrupt to the second processor, by the secure processor, that the identity credential has been verified, in response to the signal from the ICYS that the identity credential has been verified, andtriggering an interrupt the second processor, by the secure processor, that the identity credential verification failed, in response to the secure processor receiving a predetermined number of signals from the ICYS that the identity credential verification failed.
  • 15. The method of claim 14, wherein the received identity credential information comprises biometric data including data representative of one of: a fingerprint pattern, a facial pattern, a retinal pattern, a heartbeat pattern, a human DNA pattern, or an iris pattern.
  • 16. The method of claim 14, wherein receiving by the secure processor of the interrupt triggered from the second processor that requests the security service comprises one of: the secure processor receiving an interrupt from the second processor that is processed by the secure processor to fulfill the security request, orthe secure processor receiving a message from the second processor and the receipt of the message generates an interrupt to the secure processor that is processed by the secure processor to fulfill the security service request.
  • 17. The method of claim 14, wherein receiving an interrupt triggered by the request from the second processor comprises: receiving, by the secure processor via an interface having an interrupt controller and shared memory with the second processor, an interrupt signal that triggers the secure processor to perform an identity credential verification.
  • 18. The method of claim 14, wherein the cryptographic subsystem is further coupled to a random number generator and the cryptographic subsystem is configured to receive a random number from the random number generator as a seed for a cryptographic algorithm used in performing a cryptographic operation, wherein a cryptographic operation comprises one of generating an encrypted message for transmission from the secure processor to the second processor, decryption, digital signing, or digital signature verification.
  • 19. The method of claim 14, wherein the secure processor signals the identity credential subsystem to wait to receive identity credential information from the sensor of the electronic device.
  • 20. The method of claim 14 further comprising performing a cryptographic operation, by a cryptographic subsystem coupled to the secure processor, using at least one of the received identity credential information or an enrolled identity credential.
  • 21. The method of claim 14, further comprising: determining that the ICVS has repeatedly received an exact same bit pattern representation of biometric data; andsignaling the secure processor in response to the determining.
  • 22. The method of claim 14, further comprising: signaling the ICVS, by the secure processor, to wait for a identity credential information from the biometric sensor.
  • 23. The method of claim 14, further comprising: in response to determining that the ICVS has signaled that the identity credential verification has failed a predetermined number of times, putting the ICVS into at least one of the following states:the ICVS does not accept new identity credential information received from the biometric sensor;the ICVS does not create new images from identity credential information received from the biometric sensor; orthe ICVS does not perform matching of identity credential information to one or more stored templates.
  • 24. The method of claim 14, further comprising: in response to determining that the ICVS has signaled that the identity credential verification has failed a predetermined number of times, instructing the ICVS to delete one or more enrolled identity credentials.
  • 25. The method of claim 14, wherein the ICVS stores a template corresponding to biometric data in a secure memory.
RELATED U.S. APPLICATION DATA

This application is a continuation of U.S. patent application Ser. No. 13/947,313 filed on Jul. 22, 2013, which is a continuation of U.S. patent application Ser. No. 12/555,480 (now U.S. Pat. No. 8,495,382), filed Sep. 8, 2009, entitled “An In-Circuit Security System And Methods For Controlling Access To And Use Of Sensitive Data,” which is a divisional of U.S. patent application Ser. No. 10/858,287 (now U.S. Pat. No. 7,587,611), filed Jun. 1, 2004, entitled “An In-Circuit Security System And Methods For Controlling Access To And Use Of Sensitive Data,” which claims priority under U.S.C. § 119(e) of provisional patent application Ser. No. 60/474,750, filed May 30, 2003, entitled “Secure Biometric Identification Devices and Systems for Various Applications,” each of which is hereby incorporated by reference in its entirety.

US Referenced Citations (209)
Number Name Date Kind
4005428 Graham Jan 1977 A
4847542 Clark et al. Jul 1989 A
4890321 Seth-Smith et al. Dec 1989 A
4993068 Piosenka et al. Feb 1991 A
5053608 Senanayake Oct 1991 A
5131038 Puhl et al. Jul 1992 A
5189700 Blandford Feb 1993 A
5280527 Gullman et al. Jan 1994 A
5396215 Hinkle Mar 1995 A
5448045 Clark Sep 1995 A
5469506 Berson et al. Nov 1995 A
5473318 Martel Dec 1995 A
5475835 Hickey Dec 1995 A
5481265 Russell Jan 1996 A
5483261 Yasutake Jan 1996 A
5488204 Mead et al. Jan 1996 A
5489095 Goudard et al. Feb 1996 A
5495235 Durinovic-Johri et al. Feb 1996 A
5526428 Arnold Jun 1996 A
5533123 Force et al. Jul 1996 A
5559505 McNair Sep 1996 A
5591949 Bernstein Jan 1997 A
5613012 Hoffman et al. Mar 1997 A
5615277 Hoffman Mar 1997 A
5715403 Stefik Feb 1998 A
5721583 Harada et al. Feb 1998 A
5721777 Blaze Feb 1998 A
5729220 Russell Mar 1998 A
5805719 Pare, Jr. et al. Sep 1998 A
5825352 Bisset et al. Oct 1998 A
5825878 Takahashi et al. Oct 1998 A
5832207 Little et al. Nov 1998 A
5835079 Shieh Nov 1998 A
5838812 Pare, Jr. et al. Nov 1998 A
5870723 Pare, Jr. et al. Feb 1999 A
5880411 Gillespie et al. Mar 1999 A
5894550 Thireit Apr 1999 A
5900867 Schindler et al. May 1999 A
5903882 Asay et al. May 1999 A
5920640 Salatino et al. Jul 1999 A
5952641 Korshun Sep 1999 A
5991408 Pearson et al. Nov 1999 A
6038666 Hsu et al. Mar 2000 A
6041410 Hsu et al. Mar 2000 A
6084968 Kennedy et al. Jul 2000 A
6101477 Hohle et al. Aug 2000 A
6119096 Mann et al. Sep 2000 A
6135646 Kahn et al. Oct 2000 A
6154879 Pare, Jr. et al. Nov 2000 A
6167517 Gilchrist et al. Dec 2000 A
6173400 Perlman et al. Jan 2001 B1
6181803 Davis Jan 2001 B1
6182221 Hsu et al. Jan 2001 B1
6185316 Buffam Feb 2001 B1
6188391 Seely et al. Feb 2001 B1
6199044 Ackley et al. Mar 2001 B1
6199099 Gershman et al. Mar 2001 B1
6201484 Russell Mar 2001 B1
6219793 Li et al. Apr 2001 B1
6256393 Safadi et al. Jul 2001 B1
6268788 Gray Jul 2001 B1
6282648 Walker et al. Aug 2001 B1
6282649 Lambert et al. Aug 2001 B1
6289445 Ekner Sep 2001 B2
6310610 Beaton et al. Oct 2001 B1
6317834 Gennaro et al. Nov 2001 B1
6323846 Westerman et al. Nov 2001 B1
6327376 Harkin Dec 2001 B1
6327622 Jindal et al. Dec 2001 B1
6330770 Fukunaga et al. Dec 2001 B1
6335688 Sweatte Jan 2002 B1
6353889 Hollingshead Mar 2002 B1
6356905 Gershman et al. Mar 2002 B1
6366682 Hoffman et al. Apr 2002 B1
6367017 Gray Apr 2002 B1
6369693 Gibson Apr 2002 B1
6396544 Schindler et al. May 2002 B1
6401085 Gershman et al. Jun 2002 B1
6424285 Perdue et al. Jul 2002 B1
6441770 Russell Aug 2002 B2
6449367 Van Wie et al. Sep 2002 B2
6466781 Bromba et al. Oct 2002 B1
6484260 Scott et al. Nov 2002 B1
6487662 Kharon et al. Nov 2002 B1
6490680 Scheidt et al. Dec 2002 B1
6499099 Cho Dec 2002 B1
6516412 Wasilewski et al. Feb 2003 B2
6529885 Johnson Mar 2003 B1
6532298 Cambier et al. Mar 2003 B1
6535871 Romansky et al. Mar 2003 B1
6581161 Byford Jun 2003 B1
6609198 Wood et al. Aug 2003 B1
6615264 Stoltz et al. Sep 2003 B1
6618806 Brown et al. Sep 2003 B1
6636973 Novoa et al. Oct 2003 B1
6657538 Ritter Dec 2003 B1
6662166 Pare, Jr. et al. Dec 2003 B2
6668332 McNeil Dec 2003 B1
6671808 Abbott et al. Dec 2003 B1
6681034 Russo Jan 2004 B1
6690387 Zimmerman et al. Feb 2004 B2
6711263 Nordenstam et al. Mar 2004 B1
6719200 Wiebe Apr 2004 B1
6725303 Hoguta et al. Apr 2004 B1
6728881 Karamchetty Apr 2004 B1
6735695 Gopalakrishnan et al. May 2004 B1
6751734 Uchida Jun 2004 B1
6757411 Chau Jun 2004 B2
6765470 Shinzaki Jul 2004 B2
6766040 Catalano et al. Jul 2004 B1
6775776 Vogt et al. Aug 2004 B1
6786397 Silverbrook et al. Sep 2004 B2
6819219 Bolle et al. Nov 2004 B1
6832317 Strongin et al. Dec 2004 B1
6836843 Seroussi et al. Dec 2004 B2
6839688 Drummond et al. Jan 2005 B2
6839849 Ugon Jan 2005 B1
6844660 Scott Jan 2005 B2
6848052 Hamid et al. Jan 2005 B2
6850147 Prokoski et al. Feb 2005 B2
6850252 Hoffberg Feb 2005 B1
6853739 Kyle Feb 2005 B2
6857073 French et al. Feb 2005 B2
6862443 Witte Mar 2005 B2
6870946 Teng et al. Mar 2005 B1
6870966 Silverbrook et al. Mar 2005 B1
6871193 Campbell et al. Mar 2005 B1
6871287 Ellingson Mar 2005 B1
6871784 Jayaratne Mar 2005 B2
6876757 Yau et al. Apr 2005 B2
6877097 Hamid et al. Apr 2005 B2
6879243 Booth et al. Apr 2005 B1
6879966 Lapsley et al. Apr 2005 B1
6880749 Green et al. Apr 2005 B1
6880750 Pentel Apr 2005 B2
6883709 Joseph Apr 2005 B2
6886096 Appenzeller et al. Apr 2005 B2
6886101 Glazer et al. Apr 2005 B2
6886104 McClurg et al. Apr 2005 B1
6888445 Gotfried et al. May 2005 B2
6898577 Johnson May 2005 B1
6901154 Dunn May 2005 B2
6901155 Xia et al. May 2005 B2
6901266 Henderson May 2005 B2
6901382 Richards et al. May 2005 B1
6940391 Ishikura et al. Sep 2005 B1
6985502 Bunton Jan 2006 B2
7015894 Morohoshi Mar 2006 B2
7076663 Kelley et al. Jul 2006 B2
7076802 Poisner Jul 2006 B2
7079652 Harris Jul 2006 B1
7093298 Rodriguez et al. Aug 2006 B2
7184064 Zimmerman et al. Feb 2007 B2
7188362 Brandys Mar 2007 B2
7204425 Mosher, Jr. et al. Apr 2007 B2
7255269 Debelleix Aug 2007 B2
7272721 Hellenthal Sep 2007 B1
7302634 Lucovsky et al. Nov 2007 B2
7420546 Abdallah et al. Sep 2008 B2
7525537 Abdallah et al. Apr 2009 B2
7587611 Johnson et al. Sep 2009 B2
7663607 Hotelling et al. Feb 2010 B2
7783892 Russell et al. Aug 2010 B2
8295808 Gehrmann et al. Oct 2012 B2
8327152 Russell et al. Dec 2012 B2
8479122 Hotelling et al. Jul 2013 B2
8495382 Johnson et al. Jul 2013 B2
8606684 Bi et al. Dec 2013 B2
8788813 Russell et al. Jul 2014 B2
9210370 Harvey et al. Dec 2015 B1
20010011353 Little et al. Aug 2001 A1
20010015919 Kean Aug 2001 A1
20010035814 Uchida Nov 2001 A1
20010051996 Cooper et al. Dec 2001 A1
20020010861 Matsuyama et al. Jan 2002 A1
20020013898 Sudia et al. Jan 2002 A1
20020027494 Watanabe et al. Mar 2002 A1
20020104006 Boate Aug 2002 A1
20020104872 DeFelice et al. Aug 2002 A1
20020124190 Siegel et al. Sep 2002 A1
20020146128 Mauro Oct 2002 A1
20020152278 Pontenzone et al. Oct 2002 A1
20020167394 Couillard Nov 2002 A1
20020186838 Brandys Dec 2002 A1
20030005336 Poo Jan 2003 A1
20030037006 Maruyama et al. Feb 2003 A1
20030041246 Fischer Feb 2003 A1
20030046554 Leydier et al. Mar 2003 A1
20030054879 Schneier et al. Mar 2003 A1
20030105725 Hoffman Jun 2003 A1
20030140232 De Lanauze Jul 2003 A1
20030172297 Gunter Sep 2003 A1
20030172299 Gunter Sep 2003 A1
20030182570 Dellow Sep 2003 A1
20030200453 Foster et al. Oct 2003 A1
20030236977 Levas et al. Dec 2003 A1
20040005059 Suzuki et al. Jan 2004 A1
20040032400 Freeman et al. Feb 2004 A1
20040049686 Chen Mar 2004 A1
20040054630 Ginter et al. Mar 2004 A1
20040054899 Balfanz et al. Mar 2004 A1
20040123113 Mathiassen et al. Jun 2004 A1
20040131188 Wang et al. Jul 2004 A1
20040148526 Sands et al. Jul 2004 A1
20040179692 Cheng Sep 2004 A1
20040236954 Vogt Nov 2004 A1
20050060232 Maggio Mar 2005 A1
20050160042 Russell et al. Jul 2005 A1
20060197753 Hotelling Sep 2006 A1
Foreign Referenced Citations (12)
Number Date Country
WO 0039660 Jul 2000 FR
H10-340254 Dec 1996 JP
H09-54727 Feb 1997 JP
H10-307896 Nov 1998 JP
2000-83019 Mar 2000 JP
2000-163031 Jun 2000 JP
2001-103048 Apr 2001 JP
2002-342033 Nov 2002 JP
2003-108473 Apr 2003 JP
WO 0007326 Feb 2000 WO
WO 0141032 Jun 2001 WO
WO 0171671 Sep 2001 WO
Non-Patent Literature Citations (42)
Entry
U.S. Appl. No. 60/395,361, filed Jul. 12, 2002, Johnson et al.
Microsoft Computer Dictionary, Fifth Edition, 2002, pp. 99, 277, and 485.
Microsoft Computer Dictionary, Microsoft Press 2002, Fifth Edition, “Disable” Definition; 4 pages.
Office Action for U.S. Appl. No. 10/858,287, dated Jun. 26, 2007.
Final Office Action for U.S. Appl. No. 10/858,287, dated Dec. 10, 2007.
Office Action for U.S. Appl. No. 10/858,287, dated Jul. 22, 2008.
Final Office Action for U.S. Appl. No. 10/858,287, dated Jan. 16, 2009.
Office Action for U.S. Appl. No. 12/555,480, dated Sep. 9, 2010.
Office Action for U.S. Appl. No. 12/555,480, dated May 26, 2011.
Office Action for U.S. Appl. No. 13/947,313, dated Jun. 16, 2014.
International Search Report and Written Opinion for PCT/US04/17272, dated Dec. 6, 2004, 4 pages.
Supplementary European Search Report for EP 04 75 3980, dated Jan. 23, 2009, 3 pages.
Office Action for European Patent Application No. EP 04 75 3980, dated May 14, 2009; 4 pages.
Office Action for European Patent Application No. EP 04 75 3980, dated Nov. 27, 2009, 5 pages.
Office Action for European Patent Application No. EP 04 75 3980, dated Feb. 23, 2012, 3 pages.
Office Action for Japanese Patent Application No. 2006-533548, dated Nov. 17, 2009.
Office Action for Japanese Patent Application No. 2006-533548, dated Oct. 5, 2010.
Office Action for Canadian Application No. 2,724,292, dated Apr. 30, 2013, 4 pages.
Office Action for Japanese Patent Application No. 2010-113165, dated Sep. 29, 2011, 9 pages.
Office Action from Canadian Application No. 2,527,836, dated Nov. 6, 2008; 2 pages.
Office Action for Canadian Application No. 2,527,836, dated Oct. 5, 2009, 2 pages.
Final Office Action in U.S. Appl. No. 10/858,336 dated Dec. 24, 2008, 20 pages.
Final Office Action dated Sep. 8, 2017, for U.S. Appl. No. 15/077,646, filed Mar. 22, 2016, 21 pages.
International Search Report and Written Opinion for PCT/US04/17264, dated Mar. 25, 2005, 4 pp.
Lee, S.K. et al. (Apr. 1985). “A Multi-Touch Three Dimensional Touch-Sensitive Tablet”.
Proceedings of CHI: ACM Conference on Human Factors in Computing Systems, pp. 21-25.
Office Action for Canadian Patent Application No. 2,527,836 dated May 29, 2009, 2 pp.
Office Action for Canadian Patent Application No. 2,737,868, dated Dec. 17, 2012, 2 pp.
Office Action in European Patent Application No. 04 776 220.8, dated May 25, 2009, 4 pp.
Office Action in European Patent Application No. 04 776 220.8, dated Dec. 2, 2009, 4 pp.
Office Action in European Patent Application No. 04 776 220.8, dated Feb. 29, 2012, 6 pp.
Office Action in European Patent Application No. 04 776 220.8, dated Sep. 11, 2012, 5 pp.
Office Action in European Patent Application No. 04 776 220.8, dated Apr. 9, 2013, 4 pp.
Office Action in Japanese Patent Application No. 2010-205271, dated Mar. 26, 2012, 5 pp.
Office Action in U.S. Appl. No. 10/858,336 dated May 2, 2008, 16 pp.
Office Action in U.S. Appl. No. 10/858,336 dated Jun. 22, 2009, 20 pp.
Office Action in U.S. Appl. No. 10/858,336 dated Oct. 21, 2009, 5 pp.
Office Action in U.S. Appl. No. 12/861,121, dated Mar. 23, 2012, 12 pp.
Rubine, D.H. (Dec. 1991). “The Automatic Recognition of Gestures,” CMU-CS-91-202, Submitted in Partial Fulfillment of the Requirements for the Degree of Doctor of Philosophy in Computer Science at Carnegie Mellon University, 285 pages.
Rubine, D.H. (May 1992). “Combining Gestures and Direct Manipulation,” CHI '92, pp. 659-660.
Supplementary European Search Report for EP 04 77 6220.8, dated Jan. 28, 2009; 3 pages.
Westerman, W. (Spring 1999). “Hand Tracking, Finger Identification, and Chordic Manipulation on a Multi-Touch Surface,” A Dissertation Submitted to the Faculty of the University of Delaware in Partial Fulfillment of the Requirements for the Degree of Doctor of Philosophy in Electrical Engineering, 364 pages.
Related Publications (1)
Number Date Country
20150347727 A1 Dec 2015 US
Provisional Applications (1)
Number Date Country
60474750 May 2003 US
Divisions (1)
Number Date Country
Parent 10858287 Jun 2004 US
Child 12555480 US
Continuations (2)
Number Date Country
Parent 13947313 Jul 2013 US
Child 14716766 US
Parent 12555480 Sep 2009 US
Child 13947313 US