The invention relates to high power VCSEL systems.
Laser diodes started in the 60's in the form of edge-emitting devices. Later, in the 70's, surface emitting devices emerged as an alternative and came to be known as VCSEL (vertical cavity surface emitting lasers). Compared to edge-emitting devices, VCSEL has advantages in terms of fabrication (higher yield), beam profile (circular beams), wavelength variability (across cells), and packaging (easier attachment to heat sink), etc.
A VCSEL chip consists of a 2-D array of emitter cells, spreading over the chip surface. Each cell is independent from its neighbor (no field couplings). Power from a cell can range from a few mW to a few tens of mW (depending on aperture size of a cell). A chip can accommodate thousands of cells (chip dimension a few mm, cell dimension a few um to tens of um). Commercial high power VCSEL chips now offer hundreds of watt (e.g. chip size 5 mm×5 mm, power per unit chip area 1 kW/cm{circumflex over ( )}2). These systems seek high power by using larger chips offering more cells, larger cells, or both.
This invention seeks high power by using an approach different from using larger chips. It describes a method for increasing power by changing from one gain layer per cell (the current technology practice) to multiple gain layers per cell. The method uses the chip thickness (rather than area) for increasing power. In essence, compared to past approaches which utilizes the lateral dimension of a chip (larger chips) for power, this invention opens up the vertical dimension of a chip for power.
The cell structure consists of several gain layers between the DBR mirrors. The gain layers are in parallel electrically with each other, driven with the same voltage and current. The power of a cell is increased in proportion to the number of gain layers within a cell.
Cell Structure
It is useful looking at the structure relative to a VCSEL cell.
Light bounces back and forth between the DBR mirrors 24 and escape through the opening on top 29. The reflectivity of the mirrors are high, typically in the range 99.5˜99.9%, matching to the very short gain length (the active region thickness, less than 0.1 micron). The active region transverse size, also the beam size, is defined by the opening 201 of the current blocker 27. The opening must be kept small, comparable to wavelength (micron range), in order to keep wave limited to a single transverse mode. But the small transverse size also limits power.
Increasing power requires more gain volume. The transverse size is the current blocker 27 opening 201, limited to few micron at most by the need of a single mode. The longitudinal size is the MQW 21 thickness, limited to 0.1 micron or less by fabrication (lattice mismatch limits thickness).
However, as shown in
Reduced DBR Thickness
The increased gain reduces DBR reflectivity (typically 99.5-99.9% for standard VCSEL) needed for lasing threshold. For example, a 10-fold increase in gain (from 10 gain layers) reduces the reflectivity of each DBR mirror from nearly 100% to 32% (square root of 10. (This means a substantial reduction in the number of DBR layers needed for a device.
Power Increase
The lasing wave now experiences gain multiple times in one trip between the mirrors. The power can be expected to increase linearly with the number of gain layers. For example, a 10-layer device would result in 10-times power as a 1-layer device.
Reduced Resistive Loss and Higher Device Speed
Increased Beam Quality
In comparison, the approach of increasing power by enlarging the lateral dimension (i.e. larger aperture, by opening up the circuit blocker) will result in reduced beam guiding (more lateral modes) and a lower beam quality.
Fabrication
Summary
This invention opens up the chip thickness for increasing VCSEL power. Compared to conventional VCSEL, the structure leads to increased power, lower resistive loss, higher device speed, and higher beam quality. Further, the structure requires fewer number of DBR layers. The price to pay is a more elaborate fabrication process for building in two via holes (positive and negative electrodes) through the gain layers.
The present application claims priority from and benefit of U.S. Provisional Patent Application No. 62/831,756 filed on Apr. 10, 2019 and titled “Increase VCSEL Power Using Multiple Gain Layers”. The disclosure of the above-identified provisional patent application is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5633527 | Lear | May 1997 | A |
20030058911 | Ebeling | Mar 2003 | A1 |
20040179566 | El-Bahar | Sep 2004 | A1 |
20160241000 | Gronenborn | Aug 2016 | A1 |
Number | Date | Country | |
---|---|---|---|
20200328574 A1 | Oct 2020 | US |
Number | Date | Country | |
---|---|---|---|
62831756 | Apr 2019 | US |