Claims
- 1. A symmetrical drive method of respectively applying write and modulation voltages across intersecting row and column electrodes of an AC thin film electroluminescent display panel forming thereby a frame of pixels to display information on the panel, comprising the steps of:
- generating a continuous or discrete ramped voltage signal;
- coupling said ramped voltage signal to a set of column drivers, said column drivers operating as sample-and-hold devices for sampling said ramped voltage signal at a predetermined time and retaining a sampled value thereof to provide a variable modulation voltage signal for said pixels during a frame generation period to vary the luminance of said pixels;
- applying said variable modulation voltage to said column electrodes during each write cycle;
- generating positive and negative supply voltage signals;
- coupling said positive and negative supply voltage signals to a set of row drivers for generating positive and negative polarity write signals;
- applying first write pulse voltage signals of one of said positive and negative polarities sequentially to all of said row electrodes in a first write cycle;
- applying second write pulse voltage signals sequentially to all of said row electrodes of substantially the same magnitude as said first write pulse voltage signals but now of an opposite polarity from said one polarity in a second and alternate write cycle; and
- generating and simultaneously applying a first equalizing voltage pulse signal having a positive or negative voltage polarity and a second equalizing voltage pulse signal having an opposite voltage polarity from the polarity of the first equalizing voltage pulse signal to all of said row electrodes in said first and second write cycles to thereby remove electrons trapped at dielectric interfaces of said pixels, said equalizing voltage pulse signals having a pulse width about equal to or greater than the pulse width of said first and second write pulse voltage signals and also having a voltage magnitude of a predetermined value so as to reduce latent images and pseudo persistence.
- 2. A method in accordance with claim 1 wherein said first and said second equalizing voltage pulse signals are applied in succession.
- 3. A symmetrical drive method of respectively applying write and modulation voltages across intersecting row and column electrodes of an AC thin film electroluminescent display panel forming thereby a frame of pixels to display information on the panel, comprising the steps of:
- generating a continuous or discrete ramped voltage signal;
- coupling said ramped voltage signal to a set of column drivers, said column drivers operating as sample-and-hold devices for sampling said ramped voltage signal at a predetermined time and retaining a sampled value thereof to provide a variable modulation voltage signal for said pixels during a frame generation period to vary the luminance of said pixels;
- applying said variable modulation voltage to said column electrodes during each write cycle;
- generating positive and negative supply voltage signals;
- coupling said positive and negative supply voltage signals to a set of row drivers for generating positive and negative polarity write signals;
- applying first write pulse voltage signals of one of said positive and negative polarities sequentially to all of said row electrodes in a first write cycle;
- applying second write pulse voltage signals sequentially to all of said row electrodes of substantially the same magnitude as said first write pulse voltage signals but now of an opposite polarity from said one polarity in a second and alternate write cycle; and
- generating and applying at least one equalizing voltage pulse signal having a positive or negative voltage polarity and at least one other equalizing voltage pulse signal having an opposite voltage polarity from the polarity of said at least one equalizing voltage pulse signal to all of said row electrodes simultaneously during each of the write cycles to thereby remove electrons trapped at dielectric interfaces of said pixels, said equalizing voltage pulse signals having a pulse width about equal to or greater than the pulse width of said first and second write pulse voltage signals and also having a voltage magnitude of a predetermined value so as to reduce latent images and pseudo persistence.
- 4. A method in accordance with claim 2 wherein a said one and a said one other equalizing voltage pulse signal are applied in succession.
- 5. A method in accordance with claim 3 wherein said at least one equalizing voltage pulse signal and said at least one other equalizing voltage pulse signal are applied at the end of said write cycles.
Parent Case Info
This application is a continuation of application Ser. No. 08/367,901 filed on Jan. 3, 1995, now abandoned, which is a Rule 62 Continuation Application of Ser. No. 08/210,118, filed Mar. 17, 1994, now abandoned, which is a Rule 62 Continuation Application of Ser. No. 07/988,545, filed Dec. 10, 1992, now abandoned.
US Referenced Citations (18)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0249954 |
Dec 1987 |
EPX |
0295477 |
Dec 1988 |
EPX |
0345399 |
Dec 1989 |
EPX |
2086634 |
May 1982 |
GBX |
Non-Patent Literature Citations (1)
Entry |
<<Rata Book 1988-1989>> by Superten Inc. pp. 11-4-11-8. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
367901 |
Jan 1995 |
|
Parent |
210118 |
Mar 1994 |
|
Parent |
988545 |
Dec 1992 |
|