Independent power control of processing cores

Information

  • Patent Grant
  • 9021279
  • Patent Number
    9,021,279
  • Date Filed
    Thursday, April 14, 2011
    13 years ago
  • Date Issued
    Tuesday, April 28, 2015
    9 years ago
Abstract
Independent power control of two or more processing cores. More particularly, at least one embodiment of the invention pertains to a technique to place at least one processing core in a power state without coordinating with the power state of one or more other processing cores.
Description
BACKGROUND

1. Field


The present disclosure pertains to the field of computing and computer systems, and, more specifically, to the field of power control of microprocessors.


2. Background


Some computing systems and microprocessors may contain multiple processing elements, or “cores”, to execute instructions of a program and perform some function in response thereto. For example, multiple processing cores may exist on the same processor die. Alternatively or conjunctively, some computer systems may include multiple processors, each having one or more processing cores. Moreover, some computing systems and microprocessors may be able to control power consumption of one or more processing cores by placing the cores in various power states, which may be defined according to a power specification, such as ACPI (defined) or some other specification.


However, processing systems and microprocessors may not be able to control the power states of each processing core independently, but must coordinate a power state changes among the various cores present in the system or processor by using such techniques as polling the power state of other processing cores or otherwise detecting the power state of other cores in some way. Accordingly, the power states of a processing core may be dependent upon at least one other processing core in a computing system or processor.


Because some processing systems or processors may rely on the processing states of one or more cores to control the processing state of a particular core, the system or processor may require additional control circuitry to change a core's power state. Furthermore, polling or otherwise detecting power states of other processing cores before being able to change the power state of a particular processing core may require additional time before the core's processor state may be changed, which can degrade processing performance. Ironically, the additional circuitry needed to coordinate a power state change of a processing core with one or more other processing cores may cause the processor or system to draw more power, thereby at least partially offsetting the power consumption reduction of reducing a power state change intended to conserve power.





BRIEF DESCRIPTION OF THE FIGURES

The present invention is illustrated by way of example and not limitation in the accompanying figures.



FIG. 1 illustrates a multi-core processor, in which at least one embodiment of the invention may be used.



FIG. 2 illustrates a processor core and uncore logic in which one embodiment of the invention may be used.



FIG. 3 illustrates power control logic according to one embodiment of the invention.



FIG. 4 is a flow diagram illustrating operations used in changing power states of at least one processing core according to one embodiment of the invention.



FIG. 5 illustrates a shared-bus computing system in which at least one embodiment of the invention may be used.



FIG. 6 illustrates a point-to-point computing system in which at least one embodiment of the invention may be used.





DETAILED DESCRIPTION

Embodiments of the invention relate to computer systems. More particularly, some embodiments of the invention relate to a technique to control power consumption of two or more processing cores or portions of cores independently of each other. At least one embodiment of the invention enables at least one processing core to enter a number of power states without consideration to the power state at least one other processing core within the same processor or computing system. At least one embodiment, enables independent power control of circuits or functional blocks within one or more cores.


At least one embodiment of the invention may control power consumption of one or more cores by adjusting one or more clocks and/or operating voltages used by the core. For example, one embodiment may use control logic to enable or disable, voltage transformers, charge pumps, or some other voltage altering mechanism to control the voltage to one or more portions of a processor or processing core. Alternatively or conjunctively, one embodiment may use control logic to enable or disable one or more phase lock loops (PLLs), clock dividers, or some other clock gating mechanism to control the frequency, phase, duration, etc., of one or more clock signals used to operate one or more portions of a processor or processing core.


Moreover, power consumption of processing components, such as a processor or core, may be controlled according to a specification, so that an operating system or other software or hardware may place the component into one or more power states, such that the difference, ratio, or range of power consumption change may be known in relation to other power consumption states. One such specification is the ACPI power specification, which, among other things, may define a number of component power states (or “c states”) according to a range by which power consumed by the component is to change in relation to the other component power states by placing the component in a particular power state. A component, such as a processing core, may be capable of supporting several ranges of power consumption defined by a specification by adjusting the clocks, operating voltage, or both.


In the case of ACPI, for example, a processing core, according to one embodiment, may support the ability to enter a “c3” state, in which the operating voltage of a core or processor is reduced to the minimum level required to retain state, rather than change output data, while the operating voltage. In other embodiments, other power states may be supported by a processor and/or core, either included in the ACPI specification or in some other specification.


At least one embodiment of the invention may place a processor or processing core into a particular power state (defined by ACPI or otherwise) without regard to and without first coordinating with another processor or core within the same system or die. Advantageously, embodiments of the invention may enjoy greater power control flexibilty, while reducing the time and/or logic necessary to change a processor or core power state, than in some of the prior art.



FIG. 1 illustrates a multi-core processor, in which at least one embodiment of the invention may be used. Specifically, FIG. 1 illustrates a processor 100 having processing cores 105 and 110 integrated within the same die. In other embodiments, the cores may be on separate die or may be in separate processors. Furthermore, embodiments of the invention may also be applied to processors or systems having more than two cores or processors. The exact arrangement or configuration of the cores in FIG. 1 are not important to embodiments of the invention. In some embodiments, numerous cores may be arranged in other configurations, such as a ring. Located within each core of FIG. 1 is a power controller to control the power consumed by the respective core. In other embodiments, each core's power may be controlled by logic (software, hardware, or both) located elsewhere, including outside of the processor.


Illustrated within the cores of FIG. 1 are pipeline stages for processing instructions. In other embodiments, other logic may be found within the cores. In one embodiment, the cores are out-of-order execution cores, whereas in other embodiments, they may process instructions in-order. Furthermore, in other embodiments, the cores may be of different types with different logic located within.



FIG. 2 illustrates a processor core, in which at least one embodiment may be used. The processor core 200 illustrated in FIG. 1 may include one or more output circuits 207 to drive data onto one or more buses connected to either or both cores, such that data can be delivered to other circuits, devices, or logic within the processor or outside of the processor. Also located within, or otherwise associated with, each processor core of FIG. 1 is one or more power circuits 208 to reduce or increase the operating voltage of one or more portions of the core, as well as one or more clock modification circuits 209, such as one or more PLLs, to modify one or more clock signal frequencies, phases, work cycles, etc. In one embodiment, the one or more power circuits may include a number of transistors to implement a voltage divide circuit. The power circuits may use other devices or circuits to reduce or increase power to the cores, including charge pumps, voltage transformer circuits, etc.


In one embodiment, the core of FIG. 2 may have its power consumption adjusted according to various power states through power control logic 215. In one embodiment, the power control logic can respond to activity levels of each core independently of one another to adjust the voltage and/or the clock(s) used by each core, without coordinating, or otherwise detecting, the power states of the other core(s). For example, in one embodiment, the power control logic may detect a change in the work load or activities, or receive a signal from a detection circuit to detect the change in work load or activity, of a corresponding core and adjust either the voltage (via the power circuits) or one or more clocks (via the clock modification circuits) or both to put the core into a power state that best matches the requirements of the activity level or load. Furthermore, in one embodiment, the control logic may change the voltage and/or clock(s) of the core(s) in response to a thermal change in the core(s), or a change in the amount of current being drawn by the core(s).


In one embodiment, for example, the power drawn by a core is reduced if the core is relatively idle for a period of time. In one embodiment, the power is reduced in the core by placing the core in a c3 state or some other power state. Furthermore, in one embodiment the core is placed into a new power state without first detecting the power state of another core in the processor or system, or otherwise coordinating the change of power state with another core. Advantageously, at least one embodiment may enable each core to respond to power conditions and requirements on the core independently of other cores, such that each core may adjust its power consumption without regard to the power states of other cores.


In addition to the core logic, other circuits may be included in the processor, such as “un-core” logic. The un-core logic may include circuits to perform other functions besides those performed by the core, such as memory interface functions, digital signal processing functions, graphics functions, etc. In one embodiment, the power consumed by the un-core logic may be controled in a similar manner as described in regard to the one or more cores. Furthermore, in some embodiments, in which the core and un-core logic have different voltage and/or clocking requirements, the power consumed by the core and un-core logic may be controled independently of each other, just as the power consumed by the cores may be controled independently of each other.



FIG. 3 illustrates power control logic, according to one embodiment, which may place a core or un-core logic, and corresponding outputs, into one of the power states illustrated in Table 1. The power control logic 300 includes at least one input 301 to detect at least one condition of a corresponding core or un-core logic. In one embodiment, the at least one condition may be a prescribed period of relative inactivity of the core or uncore, whereas in other embodiments, the condition may be a particular level of power consumption or thermal condition of the core or un-core logic. In other embodiments, other conditions or some combination of conditions may be detected by the power control logic or some other detection logic in order to indicate to the control logic whether to place the corresponding core or un-core logic into a different power state.


Power control logic 300 also includes an output 310 to control one or more PLLs responsible for delivering a clock signal to the corresponding core or un-core logic. Furthermore, the power control logic 300 may also include an output to control a voltage modification logic or circuit, such as one using one or more power transistors, voltage divider, or voltage transformation device. In other embodiments, the power control logic may include more inputs and/or more or fewer outputs. Furthermore, in one embodiment, the power control logic may be located within the same processor as the core it controls, whereas in other embodiments, it may be located outside of a processor containing a core it controls. In one embodiment, the power control logic may be implemented using hardware circuits, whereas in other embodiments, the power control logic may be implemented in software, or both hardware and software.


The power control logic may control the power of a core according to any number of logical operations, depending on the circumstances in which a core is to be power controlled. However, the power control logic may not require coordination with other control logic controlling the power of other cores, such that the power control logic may control the power of a core independently of the power state or power control of any other core or processing element. Advantageously, the power control logic may control the power consumption of a core (or number of cores) without detecting a power state of another core, or otherwise coordinating with other cores, such that power control of each core may be performed more efficiently than some prior art power control techniques.



FIG. 4 is a flow diagram illustrating operations that may be performed according to one embodiment. For example, at operation 401, power control logic receives a signal to indicate some power-related condition of a core being power controlled by the power control logic. If the signal indicates a first condition at operation 405, the power control logic may place a core or un-core logic into a first power state at operation 407, such as an ACPI c3 state, whereas if a second condition is indicated by the signal at operation 410, the power control logic may place the core or un-core logic into a second power state at operation 413. In at least one embodiment, a number of cores may be power controlled according to at least the above operations independently of each other.



FIG. 5 illustrates a front-side-bus (FSB) computer system in which one embodiment of the invention may be used. A processor 505 accesses data from a level one (L1) cache memory 510 and main memory 515. In other embodiments of the invention, the cache memory may be a level two (L2) cache or other memory within a computer system memory hierarchy. Furthermore, in some embodiments, the computer system of FIG. 5 may contain both a L1 cache and an L2 cache.


The main memory may be implemented in various memory sources, such as dynamic random-access memory (DRAM), a hard disk drive (HDD) 520, or a memory source located remotely from the computer system via network interface 530 containing various storage devices and technologies. The cache memory may be located either within the processor or in close proximity to the processor, such as on the processor's local bus 507.


Furthermore, the cache memory may contain relatively fast memory cells, such as a six-transistor (6T) cell, or other memory cell of approximately equal or faster access speed. The computer system of FIG. 5 may be a point-to-point (PtP) network of bus agents, such as microprocessors, that communicate via bus signals dedicated to each agent on the PtP network. FIG. 6 illustrates a computer system that is arranged in a point-to-point (PtP) configuration. In particular, FIG. 6 shows a system where processors, memory, and input/output devices are interconnected by a number of point-to-point interfaces.


The system of FIG. 6 may also include several processors, of which only two, processors 670, 680 are shown for clarity. Processors 670, 680 may each include a local memory controller hub (MCH) 672, 682 to connect with memory 22, 24. Processors 670, 680 may exchange data via a point-to-point (PtP) interface 650 using PtP interface circuits 678, 688. Processors 670, 680 may each exchange data with a chipset 690 via individual PtP interfaces 652, 654 using point to point interface circuits 676, 694, 686, 698. Chipset 690 may also exchange data with a high-performance graphics circuit 638 via a high-performance graphics interface 639. Embodiments of the invention may be located within any processor having any number of processing cores, or within each of the PtP bus agents of FIG. 6.


Other embodiments of the invention, however, may exist in other circuits, logic units, or devices within the system of FIG. 6. Furthermore, in other embodiments of the invention may be distributed throughout several circuits, logic units, or devices illustrated in FIG. 6.


Processors referred to herein, or any other component designed according to an embodiment of the present invention, may be designed in various stages, from creation to simulation to fabrication. Data representing a design may represent the design in a number of manners. First, as is useful in simulations, the hardware may be represented using a hardware description language or another functional description language. Additionally or alternatively, a circuit level model with logic and/or transistor gates may be produced at some stages of the design process. Furthermore, most designs, at some stage, reach a level where they may be modeled with data representing the physical placement of various devices. In the case where conventional semiconductor fabrication techniques are used, the data representing the device placement model may be the data specifying the presence or absence of various features on different mask layers for masks used to produce an integrated circuit.


In any representation of the design, the data may be stored in any form of a machine-readable medium. An optical or electrical wave modulated or otherwise generated to transmit such information, a memory, or a magnetic or optical storage medium, such as a disc, may be the machine-readable medium. Any of these mediums may “carry” or “indicate” the design, or other information used in an embodiment of the present invention, such as the instructions in an error recovery routine. When an electrical carrier wave indicating or carrying the information is transmitted, to the extent that copying, buffering, or re-transmission of the electrical signal is performed, a new copy is made. Thus, the actions of a communication provider or a network provider may be making copies of an article, e.g., a carrier wave, embodying techniques of the present invention.


Thus, techniques for steering memory accesses, such as loads or stores are disclosed. While certain embodiments have been described, and shown in the accompanying drawings, it is to be understood that such embodiments are merely illustrative of and not restrictive on the broad invention, and that this invention not be limited to the specific constructions and arrangements shown and described, since various other modifications may occur to those ordinarily skilled in the art upon studying this disclosure. In an area of technology such as this, where growth is fast and further advancements are not easily foreseen, the disclosed embodiments may be readily modifiable in arrangement and detail as facilitated by enabling technological advancements without departing from the principles of the present disclosure or the scope of the accompanying claims.


Various aspects of one or more embodiments of the invention may be described, discussed, or otherwise referred to in an advertisement for a processor or computer system in which one or more embodiments of the invention may be used. Such advertisements may include, but are not limited to news print, magazines, billboards, or other paper or otherwise tangible media. In particular, various aspects of one or more embodiments of the invention may be advertised on the internet via websites, “pop-up” advertisements, or other web-based media, whether or not a server hosting the program to generate the website or pop-up is located in the United States of America or its territories.

Claims
  • 1. A multi-core processor comprising: a first processing core comprising an out-of-order execution core having a first plurality of pipeline stages to process instructions out-of-order, the first plurality of pipeline stages including but not limited to a decode stage and an execution stage, a first voltage modification circuit, a first clock modification circuit, and a first power control logic to control at least one of the first voltage modification circuit and the first clock modification circuit based on a combination of conditions of the first processing core including a thermal condition;a second processing core comprising an in-order execution core having a second plurality of pipeline stages to process instructions in-order, a second voltage modification circuit, a second clock modification circuit, and a second power control logic to control at least one of the second voltage modification circuit and the second clock modification circuit based on a combination of conditions of the second processing core including a thermal condition;wherein the first clock modification comprises a first phase-locked loop (PLL) to adjust a first clock frequency for the first processing core responsive to the first power control logic; andwherein the second clock modification comprises a second PLL to adjust a second clock frequency for the second processing core responsive to the second power control logic, independently from the first clock frequency.
  • 2. The multi-core processor of claim 1 wherein the first power control logic is to be controllable by code to be executed on the first processing core.
  • 3. The multi-core processor of claim 1 wherein the first power control logic is to be controllable by an operating system.
  • 4. The multi-core processor of claim 1 wherein the first power control logic is to be controllable by driver code.
  • 5. The multi-core processor of claim 1, wherein a number of the second plurality of pipeline stages is different than a number of the first plurality of pipeline stages.
  • 6. A non-transitory computer readable medium including code, which when executed causes a machine to perform a method, comprising: determining a load for a first processing core and a load for a second processing core;based on a plurality of conditions including the load and a thermal condition for the first processing core and the load and a thermal condition for the second processing core: adjusting a first phase-locked loop (PLL) to modify a first clock frequency for the first processing core and adjusting a first power circuit to modify a first operating voltage for the first processing core, the first processing core comprising an out-of-order execution core having a first plurality of pipeline stages to process instructions out-of-order; andadjusting a second PLL to modify a second clock frequency for the second processing core independently from the first clock frequency and adjusting a second power circuit to modify a second operating voltage for the second processing core, the second processor core comprising an in-order execution core having a second plurality of pipeline stages to process instructions in-order.
  • 7. The non-transitory computer readable medium of claim 6, wherein the code comprises operating system code.
  • 8. The non-transitory computer readable medium of claim 6, wherein the code comprises driver code.
  • 9. The non-transitory computer readable medium of claim 6, wherein a number of the second plurality of pipeline stages is different than a number of the first plurality of pipeline stages.
  • 10. The non-transitory computer readable medium of claim 6, wherein the code is to be executed by power control logic.
  • 11. An integrated circuit comprising: a first processor comprising a first level two cache and a first out-of-order processing unit comprising a first plurality of pipeline stages and a first voltage modification circuit;a second processor comprising a second level two cache and a second in-order processing unit comprising a second plurality of pipeline stages and the second voltage modification circuit;a point-to-point interconnect to couple the first processor and the second processor;a first phase-locked loop (PLL) to adjust a first clock frequency for the first processor;a first power control logic associated with the first processor to control the first PLL and the first voltage modification circuit based on a combination of conditions of the first processor including a thermal condition;a second PLL to adjust a second clock frequency for the second processor independently from the first clock frequency; anda second power control logic associated with the second processor to control the second PLL and the second voltage modification circuit based on a combination of conditions of the second processor including a thermal condition.
  • 12. The integrated circuit of claim 11 wherein a number of the second plurality of pipeline stages is different than a number of the first plurality of pipeline stages.
  • 13. A multi-core processor comprising: a first out-of-order core comprising a first plurality of pipeline stages including a decoder, a reorder buffer, and an execution unit;a second out-of-order core comprising a second plurality of pipeline stages including a decoder, a reorder buffer, and an execution unit; anda power controller comprising first power control logic associated with the first out-of-order core and second power control logic associated with the second out-of-order core;one or more phase locked loops (PLLs) to independently adjust frequencies for the first out-of-order core and the second out-of-order core responsive to a combination of conditions of the first out-of-order core including a thermal condition and a combination of conditions of the second out-of-order core including a thermal condition, respectively; andone or more power circuits to independently adjust voltages for the first out-of-order core and the second out-of-order core responsive to the combination of conditions of the first out-of-order core and the combination of conditions of the second out-of-order core.
  • 14. The multi-core processor of claim 13, wherein the one or more PLLs comprises a first PLL and a second PLL.
  • 15. The multi-core processor of claim 13, wherein the multi-core processor further comprises one or more clock dividers.
  • 16. The multi-core processor of claim 13, wherein the power controller is to control the one or more PLLs.
  • 17. A system comprising: a display;a graphics controller coupled to the display;a memory interface;an I/O controller;a wireless interface; anda multi-core processor coupled to the graphics controller, the I/O controller, the memory interface, and the wireless interface, the multi-core processor comprising: a first processing core comprising a first plurality of pipeline stages to process instructions out-of-order, the first plurality of pipeline stages including a decode stage and an execution stage;a second processing core comprising a second plurality of pipeline stages to process instructions in-order;a first power control logic associated with the first processing core to control a first phase-locked loop (PLL) to adjust a first clock frequency for the first processing core and a first voltage modification circuit to adjust a first voltage for the first processing core based on a combination of conditions of the first processing core including a thermal condition; anda second power control logic associated with the second processing core to control a second PLL to adjust a second clock frequency for the second processing core independently from the first clock frequency and a second voltage modification circuit to adjust a second voltage for the second processing core.
  • 18. The system of claim 17 wherein a number of the second plurality of pipeline stages is different than a number of the first plurality of pipeline stages.
PRIORITY

This is a continuation of application Ser. No. 11/555,609, filed on Nov. 1, 2006, now U.S. Pat. No. 7,949,887 and entitled “Independent power control of processing cores,” and assigned to the corporation assignee of the present invention and incorporated herein by reference.

US Referenced Citations (110)
Number Name Date Kind
4588903 Johnson May 1986 A
4893227 Galiios et al. Jan 1990 A
5392437 Matter et al. Feb 1995 A
5502838 Kikinis Mar 1996 A
5913068 Matoba Jun 1999 A
6021506 Cho et al. Feb 2000 A
6079017 Han et al. Jun 2000 A
6141762 Nicol et al. Oct 2000 A
6150724 Wenzel et al. Nov 2000 A
6424128 Hiraki et al. Jul 2002 B1
6452247 Gardner Sep 2002 B1
6577535 Pasternak Jun 2003 B2
6600296 Hazucha Jul 2003 B2
6625740 Datar et al. Sep 2003 B1
6693412 Ruan et al. Feb 2004 B2
6727118 Lasky et al. Apr 2004 B2
6754086 Harris et al. Jun 2004 B2
6788035 Bassett et al. Sep 2004 B2
6802014 Suurbalie Oct 2004 B1
6803805 Wang et al. Oct 2004 B2
6804632 Orenstien et al. Oct 2004 B2
6812565 Nishimoto et al. Nov 2004 B2
6864600 Malinovitch Mar 2005 B2
6867502 Katagiri et al. Mar 2005 B2
6873136 Chagny Mar 2005 B2
6895520 Altmejd et al. May 2005 B1
6940163 Piorun et al. Sep 2005 B2
6983389 Filippo Jan 2006 B1
7026797 McCune et al. Apr 2006 B2
7032117 Kolinummi et al. Apr 2006 B2
7034344 Pavier et al. Apr 2006 B2
7051306 Hoberman et al. May 2006 B2
7062933 Burns et al. Jun 2006 B2
7110266 Porter et al. Sep 2006 B1
7126798 Piorun et al. Oct 2006 B2
7178044 Pappalardo et al. Feb 2007 B2
7181631 Volk Feb 2007 B2
7194643 Gonzalez et al. Mar 2007 B2
7202648 Gardner et al. Apr 2007 B2
7206954 Syed et al. Apr 2007 B2
7218085 Abedinpour et al. May 2007 B2
7263457 White et al. Aug 2007 B2
7275164 Hottelet et al. Sep 2007 B2
7284137 Clark et al. Oct 2007 B2
7313706 Williams et al. Dec 2007 B2
7337334 Kuhlmann et al. Feb 2008 B2
7363522 Prosperi Apr 2008 B2
7366926 Si et al. Apr 2008 B2
7383449 Nokkonen Jun 2008 B2
7395440 Nokkonen Jul 2008 B2
7482792 Burton et al. Jan 2009 B2
7523336 Grasso et al. Apr 2009 B2
7536597 McGowan May 2009 B2
7555664 Sullam Jun 2009 B2
7568115 Borkar et al. Jul 2009 B2
7598630 Burton Oct 2009 B2
7600145 Vera et al. Oct 2009 B2
7647452 Moll et al. Jan 2010 B1
7664971 Oh Feb 2010 B2
7681054 Ghiasi et al. Mar 2010 B2
7685445 Arabi et al. Mar 2010 B2
7698576 Narendra et al. Apr 2010 B2
7913064 Jourdan et al. Mar 2011 B2
8037445 Poirier et al. Oct 2011 B2
8044697 Arabi et al. Oct 2011 B2
20020109413 Malinovitch Aug 2002 A1
20020152407 Alia et al. Oct 2002 A1
20020184547 Francis et al. Dec 2002 A1
20030122429 Zhang et al. Jul 2003 A1
20030126477 Zhang et al. Jul 2003 A1
20030131268 Kolinummi et al. Jul 2003 A1
20030135768 Knee et al. Jul 2003 A1
20030210274 Subramanian et al. Nov 2003 A1
20040019814 Pappalardo et al. Jan 2004 A1
20040088519 Karim May 2004 A1
20040117678 Soltis, Jr. et al. Jun 2004 A1
20040158750 Syed et al. Aug 2004 A1
20050040810 Poirier et al. Feb 2005 A1
20050046400 Rotem Mar 2005 A1
20050154931 Oh Jul 2005 A1
20050162188 Newman Jul 2005 A1
20050210905 Burns et al. Sep 2005 A1
20050223251 Liepe et al. Oct 2005 A1
20050289365 Bhandarkar Dec 2005 A1
20050289367 Clark et al. Dec 2005 A1
20060006432 Shiraishi et al. Jan 2006 A1
20060020838 Tschanz et al. Jan 2006 A1
20060053326 Naveh et al. Mar 2006 A1
20060085660 Zagacki Apr 2006 A1
20060117192 Nokkonen Jun 2006 A1
20060149974 Rotem et al. Jul 2006 A1
20060174149 Hottelet et al. Aug 2006 A1
20060218424 Abramovici et al. Sep 2006 A1
20060282692 Oh Dec 2006 A1
20060288246 Huynh Dec 2006 A1
20070023878 Burton Feb 2007 A1
20070033425 Clark Feb 2007 A1
20070043964 Lim et al. Feb 2007 A1
20070192638 Grasso et al. Aug 2007 A1
20070198863 Bose et al. Aug 2007 A1
20070271473 Hosomi Nov 2007 A1
20080028236 Capps et al. Jan 2008 A1
20080028244 Capps et al. Jan 2008 A1
20080082839 Dibene et al. Apr 2008 A1
20080136397 Gunther et al. Jun 2008 A1
20080229128 Heller et al. Sep 2008 A1
20090099705 Harris Apr 2009 A1
20090313489 Gunther et al. Dec 2009 A1
20100011233 Halepete et al. Jan 2010 A1
20110296208 Koniaris et al. Dec 2011 A1
Foreign Referenced Citations (20)
Number Date Country
1877492 Jun 2005 CN
1641534 Jul 2005 CN
1376692 Jan 2004 EP
1555595 Jul 2005 EP
1736851 Dec 2006 EP
2444597 Jun 2008 GB
S64-48119 Feb 1989 JP
10222256 Aug 1998 JP
2006293768 Oct 2006 JP
2008117397 May 2008 JP
20050073976 Jul 2005 KR
0103279 Jan 2001 WO
WO-03027820 Apr 2003 WO
03100831 Dec 2003 WO
2004102623 Nov 2004 WO
2005038920 Apr 2005 WO
WO-2006019973 Feb 2006 WO
WO-2007019003 Feb 2007 WO
WO-2007038529 Apr 2007 WO
WO-2007081466 Jul 2007 WO
Non-Patent Literature Citations (28)
Entry
Examination Report for United Kingdom Application No. GB0721314.3, mailed Apr. 14, 2010, 3 pages.
Non-Final Office Action for Chinese Application No. 2007/10165766.5, mailed Mar. 10, 2010, 15 pages.
Non-Final Office Action for Korean Patent Application No. 10-2007/111212, mailed Jul. 31, 2009, 4 pages.
Office Action for German Patent Application No. 102007051841.4, mailed Feb. 11, 2011, 5 pages.
Search Report for United Kingdom Patent Application No. 0721314.3 mailed Apr. 7, 2008, 6 pages.
Office Action for Japanese Patent Application No. 2007-281947 mailed Dec. 15, 2009, 1 page.
Final Office Action for Korean Patent Application No. 10-2007-111212, mailed Feb. 11, 2010, 3 pages.
Office Action for Chinese Application No. 200710165766.5 mailed Jun. 15, 2011, 9 pages.
Notice of Allowance for U.S. Appl. No. 11/555,609 mailed Mar. 14, 2011, 6 pages.
Notice of Allowance for U.S. Appl. No. 11/555,609 mailed Jan. 12, 2011, 12 pages.
Non-Final Office Action for U.S. Appl. No. 11/555,609 mailed Jul. 10, 2009, 13 pages.
Final Office Action for U.S. Appl. No. 11/555,609 mailed Jun. 24, 2010, 19 pages.
Non-Final Office Action for U.S. Appl. No. 12/545,657 mailed Jan. 3, 2011, 15 pages.
Office Action from Japanese Patent Application No. 2007-281947 mailed Jul. 12, 2011, 6 pages.
Notice of Allowance for U.S. Appl. No. 12/545,657, Mailed Jul. 21, 2011, 12 pages.
Non Final Office Action for U.S. Appl. No. 13/471,222, mailed Aug. 23, 2012, 16 pages.
Final Office Action for U.S. Appl. No. 13/471,222, mailed Dec. 21, 2012, 12 pages.
Final Office Action for U.S. Appl. No. 13/087,073, mailed Oct. 9, 2012, 14 pages.
Final Office Action for U.S. Appl. No. 12/899,311, mailed Sep. 20, 2012, 11 pages.
Abedinpour et al., “DC-DC Power Converter for Monolithic Implementation”, vol. 4, Conference Record of the IEEE Industry Applications Conference, Rome, Italy, Oct. 2000, pp. 2471-2475.
Carley et al., “A Completely On-Chip Voltage Regulation Technique for Low Power Digital Circuits”, Proceedings of 1999 International Symposium on Low Power Electronics and Design, 1999, pp. 109-111.
Kim, Jaeha, “Adaptive Supply Serial Links with Sub-1-V Operation and Per-Pin Clock Recovery”, IEEE Journal of Solid-State Circuits, vol. 37, No. 11, Nov. 2002, pp. 1403-1413.
Abedinpour et al., “Monolithic Distributed Power Supply for a Mixes-Signal Integrated Circuit”, vol. 3, Proceedings of the International Symposium on Circuits and Systems, IEEE, May 25-28,2003, pp. 111-308-111-311.
Hazucha et al., “A 233MHz, 80-87% efficient, integrated, 4-phase DC-DC converter in 90nm CMOS”, 2004 Symposium on VLSI Circuits Digest Technical Papers, Jun. 17-19, 2004, pp. 256-257.
Yasuko Sugifuji, Notification of Reasons for Refusal, Japanese Patent Application No. 2007-281947, 3 pages, Japan Patent Office, Examination Report for United Kingdom Application No. GB0721314.3, mailed Apr. 14, 2010.
Nikki Dowell, Examination Report, Application No. GB0721314.3, Jun. 23, 2009, 4 pages, UK Intellectual Property Office.
Mark Edwards, Search Report, Application No. GB0721314.3, Apr. 4, 2008, 3 pages, UK Intellectual Property Office.
Chinese Patent and Trademark Office, Office Action mailed May 26, 2014 in Chinese application No. 201210041653.5.
Related Publications (1)
Number Date Country
20110191607 A1 Aug 2011 US
Continuations (1)
Number Date Country
Parent 11555609 Nov 2006 US
Child 13087073 US