Claims
- 1. An information processing apparatus comprising:
a master module serving as a transfer source; a slave module serving as a transfer destination; a bus of a source clock synchronous system for transferring a source clock of said master module to be used by said slave module as a latch clock to said slave module together with data; and a means for transferring a signal based upon a protocol of an acknowledge type from said slave module to said master module by using said bus.
- 2. An information processing apparatus according to claim 1, wherein said signal based upon the protocol of the acknowledge type comprises an acknowledge report indicating that transfer from said master module to said slave module has been conducted correctly.
- 3. An information processing apparatus according to claim 1, wherein said signal based upon the protocol of the acknowledge type comprises a retry request for requesting reexecution because said slave module is not ready to accept transfer from said master module.
- 4. An information processing apparatus according to claim 1, wherein said signal based upon the protocol of the acknowledge type comprises an error report indicating that transfer from said master module to said slave module has not been conducted correctly.
- 5. An information processing apparatus according to claim 2, wherein said acknowledge report is sent once over a plurality of transfer cycles.
- 6. An information processing apparatus according to claim 3, wherein said retry request is sent once for a plurality of transfer cycles.
- 7. An information processing apparatus according to claim 1, wherein read operation from said master module to said slave module is conducted by using split transfer.
- 8. An information processing apparatus according to claim 1, wherein said bus comprises a source clock signal line dedicated to acknowledge type signals.
- 9. An information processing apparatus according to claim 1, wherein said master module comprises a processor.
- 10. An information processing apparatus according to claim 1, wherein said slave module comprises an I/O device.
- 11. A signal transfer method in information processing apparatus, said signal transfer method comprising the steps of:
transferring a source clock to be used by the slave module as a latch clock together with data from a master module serving as a transfer source to a slave module serving as a transfer destination via a bus of a source clock synchronous system; and transferring a signal based upon a protocol of an acknowledge type together with a source clock of said slave module from the slave module to said master module via said bus when said slave module has received said data and said latch clock transferred from said master module.
- 12. A signal transfer method according to claim 11, wherein said signal based upon the protocol of the acknowledge type comprises an acknowledge report indicating that transfer from said master module to said slave module has been conducted correctly.
- 13. A signal transfer method according to claim 11, wherein said signal based upon the protocol of the acknowledge type comprises a retry request for requesting reexecution because said slave module is not ready to accept transfer from said master module.
- 14. A signal transfer method according to claim 11, wherein said signal based upon the protocol of the acknowledge type comprises an error report indicating that transfer from said master module to said slave module has not been conducted correctly.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-250710 |
Sep 1998 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application relates to U.S. Patent Application Serial No. to be assigned based on Japanese Patent Application No. 11-228241 filed Aug. 12, 1999 entitled “INFORMATION PROCESSING APPARATUS” by N. Kondo et al.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09389227 |
Sep 1999 |
US |
Child |
10337729 |
Jan 2003 |
US |