This application is based upon and claims the benefit of priority from prior Japanese Patent Application No. 2003-304778, filed Aug. 28, 2003, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to an information processing apparatus including a display control circuit capable of processing video stream data and a display memory, a semiconductor device for display control, and a video stream data display control method.
2. Description of the Related Art
In recent years, various personal computers having a moving image display function have been developed and provided. Various techniques have been proposed in order to improve the quality of moving images displayed on display devices such as a liquid crystal display (LCD) for computer systems processing moving images.
For example, JPN. PAT. APPLN. KOKAI Publication No. 2003-143556 discloses the following technique in order to reduce scanning line noise or blur in a moving image. According to the technique, data equivalent to continuous three fields is read at the same timing with respect to interlace format video signal input using two frame memories and three line memories. Then, motion detection is made using the same interfield data, and thereafter, transformation from interlaced to non-interlaced and overdrive processing are executed using the detection result.
JPN. PAT. APPLN. KOKAI Publication No. 10-97227 discloses the following technique in order to realize moving image display having high response. According to the technique, based on the output from a circuit for distinguishing a still image from a moving image, a facing electrode drive amplifier applies a voltage to a facing electrode. In the case of the moving image, the amplifier applies a voltage lower than in the case of the still image to the facing electrode.
U.S. Pat. No. 6,414,664 discloses the following technique in order to obtain high-quality and high-contrast images. According to the technique, several lookup tables showing contrast setting with respect to an LCD are prepared, and one lookup table selected by users is selected.
Video stream data by DVD reproduction and received via TV is displayed and output to a liquid crystal display. In this case, if the video stream data is output intact without being processed, the following problem arises. More specifically, color reproduction is lost resulting from the response speed of liquid crystals; as a result, the displayed image quality is reduced. Image quality improvement on a plane (frame, line, block, etc.) is made with respect to the display image. By so doing, the display quality is slightly improved as compared with the case where the video stream data is output intact without being processed. However, it is difficult to expect satisfactorily fine color reproduction.
According to the technique of improving the quality of moving images for computer systems processing moving images, there exists no technique of realizing improvement of fine and satisfactory image quality with a simple configuration at low cost.
Thus, it is desired to readily realize the improvement of fine and satisfactory image quality with a simple configuration at low cost.
According to one aspect of the present invention, there is provided an information processing apparatus, comprising a display control circuit capable of processing video stream data; and a circuit which is provided in the display control circuit and which executes pixel level processing with respect to the video stream data.
According to another aspect of the present invention, there is provided a semiconductor device for display control, comprising a graphics data processing circuit which inputs three-dimensional graphics data and generates display data based on the input data; a video stream data processing circuit which inputs video stream data and generates display data based on the input data; a programmable pixel shader which is provided in the graphics data processing circuit and subjects the input graphics data to three-dimensional shading; and a circuit which executes pixel level processing with respect to the input video stream data using the programmable pixel shader provided in the graphics data processing circuit in the video stream data processing circuit.
According to still another aspect of the present invention, there is provided a video stream data display control method, comprising inputting YUV format video stream data; executing pixel level processing with respect to the input video stream data; and generating and outputting RGB color display data corresponding to the pixel-level processed video stream data.
The accompanying drawings, which are incorporated in and constitute a part of the specification, illustrate embodiments of the invention, and together with the general description given above and the detailed description of the embodiments given below, serve to explain the principles of the invention.
Embodiments of the present invention will be described below with reference to the accompanying drawings.
An information processing apparatus of the embodiment has the basic configuration given below. The information processing apparatus is provided with a display control circuit calling graphic controller, VGA controller and graphic processing unit. (GPU). In the display control circuit, a pixel level effect circuit is inserted into a video stream data path, which inputs YUV format video stream data and outputs it as RGB display data. The pixel level effect circuit is realized by a programmable pixel shader, which executes par-pixel shading using an application programming interface (API).
According to the embodiment, the display control circuit has the following configuration in order to realize the simple configuration considering the cost. The programmable pixel shader inserted into a three-dimensional (3D) graphics data path is used as the pixel level effect circuit inserted into the video stream data path.
The display data processing circuit 1 includes a CPU, operating system (OS) resident in main memory, etc. The display data processing circuit 1 realizes YUV format video stream data input/output processing by DVD reproduction and video port input and graphics data input/output processing. The display control circuit 2A is formed using a display control chip, which is called as graphics controller, VGA controller and GPU. The display control circuit 2A includes graphics data processing circuit (path) SA and video stream data processing circuit (path) 6A.
The video stream data path 6A is provided with a pixel level effect circuit (PPE) 7, which gives par-pixel effect to video stream data.
The pixel level effect circuit (PPE) 7 is realized by a programmable pixel shader having a par-pixel shading function.
When receiving YUV format video stream data from the display data processing circuit 1, the display control circuit 2A supplies the video stream data onto the video stream data path 6A.
Then, the video stream data is supplied to the pixel level effect circuit (PPE) 7 on the video stream data path 6A.
The pixel level effect circuit (PPE) 7 gives par-pixel effect to the input video stream data in order to prevent image quality reduction resulting from display response speed peculiar to the LCD 3. The video stream data to which the pixel level effect circuit (PPE) 7 gives the effect (having improved image quality) is further subjected to predetermined processing on the video stream data path 6A. Thereafter, the video stream data is output to the LCD 3 as RGB color display data, and displayed on the LCD 3 as moving images.
The graphics data path 5B is provided with a shading circuit (i.e., programmable pixel shader) 8, which executes par-pixel shading with respect to 3D graphics data.
The video stream data path 6B is provided with a pixel shader circuit (path) 9 using the programmable pixel shader 8 provided on the graphics data path 5B. The pixel shader circuit (path) 9 realizes a pixel level effect circuit (PPE) 7, which gives par-pixel effect to video stream data input to the video stream data path 6B.
When receiving YUV format video stream data from the display data processing circuit 1, the display control circuit 2B supplies the video stream data onto the video stream data path 6B.
On the video stream data path 6B, the video stream data is input to the programmable pixel shader 8 provided on the graphics data path 5B via the path 9 used as the pixel shader circuit to give par-pixel effect to the video stream data. Thereafter, the video stream data is further subjected to predetermined processing on the video stream data path 6B, and output to the LCD 3 as RGB color display data.
In the manner described above, on the video stream data path 6B, par-pixel effect is given to the input video stream data using the programmable pixel shader 8 provided on the graphics data path 5B. Thus, the input video stream data is displayed and output on the LCD 3 as moving images.
The configuration described above is provided, and thereby, it is possible to give par-pixel effect to the video stream data with the configuration effectively using the programmable pixel shader provided on the graphics data path 5B for shading.
The personal computer shown in
The CPU 11 is used for controlling the operation of the computer, and executes various processing according to the OS loaded from the hard disk drive 17 to the main memory 13, application and utility programs. In the embodiment, the display data processing circuit 1 shown in
The GPU 14 is an integrated device including a microprocessor. The GPU 14 controls the display drive of the display device 121 such as an LCD according to the OS control executed by the CPU 11. Further, the GPU 14 controls the display drive of external display devices connected via various external display connection interfaces such as CRT terminal, DVI terminal and TV terminal (these are not shown). The GPU 14 is provided with a video stream data processing circuit (path) having a pixel level effect function as the constituent component of the present invention. The configuration and components of the GPU 14 will be described later with reference to
The keyboard/embedded controller (EC/KBC) 19 is an integrated device including a microprocessor having functions such as system power management and a keyboard controller. In this case, input processing is executed using the keyboard 20 and pointing device (not shown).
As shown in
The graphics data processing circuit 200 is provided with a vertex shader 201, programmable pixel shader 202, renderer 203 and YUV-RGB converter circuit 204.
The vertex shader 201 executes shading relevant to planes (frame/line/block) with respect to 3D graphics data input to the graphics data processing circuit 200. The programmable pixel shader 202 provides a programmable pixel level effect by using a par-pixel shading function (of calculating a par-pixel effect). Thus, the programmable pixel shader 202 gives a pixel level effect to the 3D graphics data subjected to shading by the vertex shader 201. The renderer 203 generates the final image in CG video based on 3D and 2D graphics data. The YUV-RGB converter circuit 204 makes YUV-RGB conversion with respect to YUV format graphics data.
The video stream data processing circuit 300 is provided with an input/output circuit 310 for using the programmable pixel shader 202. The input/output circuit 310 is used to realize a pixel level effect circuit (PPE) 301 in the video stream data processing circuit 300 using the programmable pixel shader 202 provided in the graphics data processing circuit 200. The video stream data processing circuit 300 is further provided with a YUV-RGB converter circuit 302 and a scaler 303. The YUV-RGB converter circuit 302 converts YUV format video stream data into RGB data. The scaler 303 makes a change of display screen size with respect to RGB display data.
The video stream data processing operation by the GPU 14 shown in
In the GPU 14, the YUV format video stream data input via AGP bus 30 and video port is supplied to the video stream data processing circuit 300.
In the video stream data processing circuit 300, the input/output circuit 310 realizes the pixel level effect circuit (PPE) 301 on the video stream data processing circuit 300 using the programmable pixel shader 202 provided in the graphics data processing circuit 200. When receiving the YUV format video stream data (step S1 in
The YUV-RGB converter circuit 302 converts the video stream data to which the effect is given by the pixel level effect circuit (PPE) 301 into RGB data (step S3). Further, the RGB data thus converted is subjected to scaling by the scaler 303 (step S4), and thereafter, sent to the display device 121 as LCD display data by the display data output control circuit 70 (step S5). The processing for giving the par-pixel effect is executed with respect to all input video stream data. Thus, the video stream data to which the par-pixel effect is given is sent as RGB display data to the display device 121 comprising an LCD.
As described above, the video stream data processing circuit 300 gives the par-pixel effect to the input video stream data using the programmable pixel shader 202 provided in the graphics data processing circuit 200, and outputs it as RGB data. By so doing, it is possible to provide fine image quality with respect to the video stream data displayed on the display device 121 comprising an LCD with a simple configuration at low cost.
With the configuration described above, it is possible to provide fine image quality with respect to the video stream data displayed on the display device 121 comprising an LCD. In addition, an optimal pixel level effect for moving image display on the display device 121 comprising an LCD is given to only video stream data. Therefore, display data having optimal image quality is generated with respect to still images, moving images, 2D and 3D graphics data.
The configuration and components described in the foregoing embodiments are merely one example. In this case, various configurations are realized depending on functional circuits built into the various display control chips of the graphics controller, VGA controller and GPU.
According to the present invention, it is possible to readily realize fine image quality with a simple configuration at low cost in computer systems processing moving images.
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2003-304778 | Aug 2003 | JP | national |