Claims
- 1. An information processing device comprising an external bus having a first data width, and via the external bus, having engaged with, in a detachable manner, either a first cartridge which houses first memory having the first data width or a second cartridge which houses second memory having a second data width differed from the first data width, and executing processing based on data stored in the memory whichever housed in the cartridge selectively engaged, wherein,
said second cartridge is provided with marker means to be distinguished from said first cartridge, said information processing device comprising: cartridge discrimination means for discriminating, based on said marker means, between said first cartridge and said second cartridge; central processing means for accessing the memory whichever housed in said engaged cartridge; first access control means for controlling said external bus under a normal bus control method, and having said central processing unit accessed to said first memory; second access control means for controlling said external bus under a method different from the control method for said first access control means, and having said central processing means accessed to said second memory; and selection means for selecting said first access control means when said cartridge discrimination means determined the engaged cartridge as being said first cartridge, and selecting said second access control means when determined as being said second cartridge.
- 2. The information processing device as described in claim 1, wherein said second data width is wider than said first data width, and
said second access control means exchanges address and data between said central processing means and said second memory by using said external bus in a time-sharing manner.
- 3. The information processing device as described in claim 2, wherein said second access control means controls, in the time-sharing manner, said external bus to be used with a first timing for an address signal and with a second timing for a data signal.
- 4. The information processing device as described in claim 1, wherein
said marker means is a shape difference between said first cartridge and said second cartridge, and said cartridge discrimination means abuts said engaged cartridge, and based on said shape difference, identifies the engaged cartridge as being said first or second cartridge.
- 5. The information processing device as described in claim 2, wherein said second cartridge further houses third memory having said first data width,
the information processing device further comprises determination means is further comprised to determine, when said cartridge discrimination means identifies the engaged cartridge as being said second cartridge, which of said second memory and said third memory is to be accessed by said central processing means, and said second access control means controls said external bus in the time-sharing manner when said determination means determines said central processing means as being an access to said second memory, and controls said external bus under the normal bus control method when said determination means determines said central processing means as being an access to said third memory.
- 6. The information processing device as described in claim 5, wherein
an address space for said central processing means to access said second memory is allocated to a first address space, and an address space for said central processing means to access said third memory is allocated to a second address space, and said determination means determines, when said first address space is designated, said second memory as being accessed, and when said second address space is designated, said third memory as being accessed.
- 7. The information processing device as described in claim 1, wherein said central processing means comprises:
a first operation function for operating in said first data width; and a second operation function operating in said second data width, and said selection means selects said first operation function when said cartridge discrimination means determines the engaged cartridge as being said first cartridge, and selects said second operation function when determined as being said second cartridge.
- 8. The information processing device as described in claim 1, wherein
said second cartridge comprises: address retention means for retaining an address value outputted from said central processing means; and increment means for incrementing the value retained by said address retention means responding to a control signal outputted from said central processing means, and, by designating the value retained in said address retention means as an address value, sequential access is carried out.
- 9. The information processing device as described in claim 1, wherein
said marker means is memory housed in said second cartridge for storing an identification code indicating a cartridge type, and said cartridge discrimination means reads out said identification code, and based on said identification code, identifies the engaged cartridge as being said first or second cartridge.
- 10. The information processing device as described in claim 1, wherein
said marker means is two signal lines being either shortened or not-shortened, and said cartridge discrimination means detects whether said two signal lines are shortened or not-shortened, and based thereon, identifies the engaged cartridge as being said first or second cartridge.
- 11. A storage device being placed inside of a first cartridge engaged with an information processing device in a detachable manner, and storing data executed or utilized by the information processing device, wherein,
said information processing device comprises a connector being engageable with, in a detachable manner, either said first cartridge whose bus is in a first data width or a second cartridge whose bus is in a second data width narrower than the first data width, and having the same data width as said second data width; and central processing means which accesses, when connected with said first or second cartridge via the connector, to the first cartridge in a multiplex bus transfer mode, and in a normal bus transfer mode to the second cartridge, said storage device comprising: general-purpose memory having said first data width for storing data to cause said central processing means to execute processing; and multiplex bus conversion means for controlling, in a time-sharing manner, address and data exchange between said central processing means and said general-purpose memory.
- 12. The storage device as described in claim 11, wherein said multiplex bus conversion means comprises:
address retention means for retaining an address value outputted from said central processing means; and increment means for incrementing the value retained in said address retention means responding to a control signal outputted from said central processing means, and the value retained in said address retention means is outputted to said general-purpose memory, and said central processing means is caused to carry out sequential access with respect to the general-purpose memory.
- 13. The storage device as described in claim 11 or 12, wherein said general-purpose memory and said multiplex bus conversion means are structured on one chip.
- 14. The storage device as described in claim 11, wherein the data width of said general-purpose memory is wider than memory housed in said second cartridge.
- 15. A cartridge engaged with an information processing device, in a detachable manner, via a connector having a first data width, the cartridge comprising:
general-purpose memory for storing data to cause said information processing device to execute processing, and having a second data width wider than said first data width; marker means for designating a method for accessing to said general-purpose memory is in a multiplex system; and multiplex bus conversion means for controlling, in a time-sharing manner, address and data exchange between said information processing device and said general-purpose memory.
- 16. The cartridge as described in claim 15, wherein said marker means is in a shape of a cartridge.
- 17. The cartridge as described in claim 15, wherein,
in said information processing device, said connector is selectively engaged in a detachable manner with another cartridge which houses memory having said first data width.
- 18. The cartridge as described in claim 15, wherein
said information processing device can select between a normal bus transfer mode and a multiplex bus transfer mode when accessing to the memory housed in the cartridge, and said marker means is used to let said information processing device select the multiplex bus transfer mode.
- 19. The cartridge as described in claim 17, wherein
said information processing device includes a first operation function in said first data width, and a second operation function in said second data width, and said marker means is used to let said information processing device operate said second operation function.
- 20. The cartridge as described in claim 15, wherein said marker means stores an identification code indicating a cartridge type, and is memory housed in said second cartridge.
- 21. The cartridge as described in claim 15, wherein said marker means is two signal lines being either shortened or not-shortened.
- 22. An information processing device being engaged with, in a detachable manner, either a first cartridge which houses first memory driven by a first voltage or a second cartridge which houses second memory driven by a second voltage, and executing processing based on data stored in the memory whichever housed in the engaged cartridge, wherein
said first cartridge is provided with marker means to be discriminated from said second cartridge, said information processing device comprises: cartridge discrimination means for discriminating, based on said marker means, between said first cartridge and said second cartridge; voltage supply means for supplying said first voltage when said cartridge discrimination means identifies the engaged cartridge as being said first cartridge , and supplies said second voltage when identifies said second cartridge; and central processing means which is activated in a first mode when supplied with said first voltage, and is activated in a second mode when supplied with said second voltage.
- 23. The information processing device as described in claim 22, wherein said voltage supply means comprises:
first output means for supplying said first voltage; and second output means for supplying said second voltage, and said cartridge discrimination means is biased to connect to said first output means before being engaged with said first or second cartridge, and connected to said second output means when being engaged with said second cartridge, but remains connected to the first output means when engaged with said first cartridge.
- 24. The information processing device as described in claim 22, wherein
said voltage supply means includes voltage detection means for detecting a voltage supplied to the cartridge discrimination means, and said central processing means is activated according to an activation program, and based on the voltage detected by said voltage detection means, operates in either said first mode or second mode.
- 25. The information processing device as described in claim 24, wherein said central processing means comprises:
first operation means driven in said first mode; and second operation means driven in said second mode, and said information processing device comprises operation means switching means for selectively having either said first operation means or said second operation means executed according to the voltage detected by said voltage detection means.
- 26. The information processing device as described in claim 22, wherein
said marker means is a shape difference between said first cartridge and said second cartridge, and said cartridge discrimination means abuts said engaged cartridge, and based on said shape difference, identifies the engaged cartridge as being said first or second cartridge.
- 27. A cartridge engaged with an information processing device in a detachable manner,
said information processing device comprising: central processing means for operating in a first or a second mode; a connector for connecting either a cartridge housing memory corresponding to the first mode or a cartridge housing memory corresponding to the second mode; voltage supply means for selecting either a first or a second voltage depending on a cartridge type of the cartridge connected to the connector for supply to the cartridge; and operation mode setting means for setting an operation mode of the central processing means in the first mode when the first voltage is provided by the voltage supply means; and said cartridge comprising: memory for storing data to be executed or used by said information processing device, being driven by the first voltage, and corresponding to said first mode; and marker means for specifying, with respect to said voltage supply means, the first voltage being a driving voltage for said memory.
- 28. The cartridge as described in claim 27, wherein
said voltage supply means comprises: first output means for supplying said first voltage; and second output means for supplying the second voltage different from said first voltage, and said voltage supply means is biased so as to connect to said first output means before said cartridge is engaged thereto, and remained connected to the first output means when said cartridge is engaged, and is connected to said second output means when another cartridge is engaged.
- 29. The cartridge as described in claim 27, wherein
said voltage supply means comprises voltage detection means for detecting a voltage supplied to said cartridge discrimination means, and said central processing means is activated according to an activation program, and operates in either said first mode or said second mode based on the voltage detected by said voltage detection means.
- 30. The cartridge as described in claim 29, wherein said central processing means comprises:
first calculation means driven in said first mode; second calculation means driven in said second mode; and calculation means switching means for selectively activating either said first calculation means or said second calculation means based on the voltage detected by said second voltage detection means.
- 31. The cartridge as described in claim 27, wherein said marker means is in a shape of said cartridge.
- 32. An information processing device comprising an external bus having a first data width, and via the external bus, having engaged with, in a detachable manner, either a first cartridge which houses first memory having the first data width or a second cartridge which houses second memory having a second data width differed from the first data width, and executing processing based on data stored in the memory whichever housed in the cartridge selectively engaged, wherein,
said second cartridge is provided with a marker to be distinguished from said first cartridge, said information processing device comprises: a cartridge discriminator for discriminating, based on said marker, between said first cartridge and said second cartridge; a central processing unit for accessing said first or second memory whichever housed in said engaged first or second cartridge; a first access controller for controlling said external bus under a normal bus control method, and having said central processing unit accessed to said first memory; a second access controller for controlling said external bus under a method different from the control method for said first access controller, and having said central processing unit accessed to said second memory; and a selector for selecting said first access control means when said cartridge discriminator determined the engaged cartridge as being said first cartridge, and selecting said second access controller when determined as being said second cartridge.
- 33. A storage device being placed inside of a first cartridge engaged with an information processing device in a detachable manner, and storing data executed or utilized by the information processing device, wherein,
said information processing device comprises a connector being engageable with, in a detachable manner, either said first cartridge whose bus is in a first data width or a second cartridge whose bus is in a second data width narrower than the first data width, and having the same data width as said second data width; and a central processing unit which accesses, when connected with said first or second cartridge via the connector, to the first cartridge in a multiplex bus transfer mode, and in a normal bus transfer mode to the second cartridge, and said storage device comprises: general-purpose memory having said first data width for storing data to cause said central processing means to execute processing; and a multiplex bus converter for controlling, in a time-sharing manner, address and data exchange between said central processing unit and said general-purpose memory.
- 34. An information processing device being engaged with, in a detachable manner, either a first cartridge which houses first memory driven by a first voltage or a second cartridge which houses second memory driven by a second voltage, and executing processing based on data stored in said first or second memory whichever housed in the engaged cartridge, wherein
said first cartridge is provided with a marker to be discriminated from said second cartridge, said information processing device comprises: a cartridge discriminator for discriminating, based on said marker means, between said first cartridge and said second cartridge; a voltage supply unit for supplying said first voltage when said cartridge discrimination means identifies the engaged cartridge as being said first cartridge, and supplies said second voltage when identifies said second cartridge; and a central processing unit which is activated in a first mode when supplied with said first voltage, and is activated in a second mode when supplied with said second voltage.
- 35. A game system, comprising:
a first game machine including a first central processing unit with low throughput; a first cartridge to be engaged with the first game machine in a detachable manner; a second game machine higher in performance than the first game machine which is compatible with; and a second cartridge to be engageable with the second game machine, wherein said first cartridge comprises: a first housing, said first housing accommodating first semiconductor information storage element fixedly storing game program data, and being accessible using a first data width, and a first circuit board, in a desired circuit pattern, having a plurality of terminals formed on one side thereof, and the first semiconductor information storage element mounted thereon, said second cartridge comprises: a second housing being almost the same in outer shape as said first cartridge with at least the same width and depth, and having a to-be-detected part for distinction from the first cartridge; a second semiconductor information storage element for fixedly storing game program data, and being accessible using a second data width wider than said first data width; a second circuit board, in a desired circuit pattern, having the same number of terminals in the same alignment formed on one side thereof as said first circuit board; and multiaccess control means for reading the game program data stored in said second semiconductor information storage element in the multiplex system, said second housing accommodating said second semiconductor information storage element and the multiaccess control means both mounted on said second circuit board, and said second game machine comprises: a connector for establishing electrical connection with said second cartridge having the same number of terminals in the same alignment as another connector provided in said first game machine so that said first cartridge becomes engageable; a second central processing unit with higher throughput compared with said first central processing unit; a third central processing unit capable of carrying out processing in an equivalent level to said first central processing unit; first access control means for accessing said first cartridge; second access control means for accessing said second cartridge in a multiplex system; and detection means for detecting said to-be-detected part provided to said second housing, wherein when said detection means detects said to-be-detected means, said second central processing unit and said second access control means are activated to access said second cartridge, and said multiaccess control means accesses said second semiconductor information storage element, and when said detection means does not detect said to-be-detected part, said third central processing unit and said first access control means are activated to access said first cartridge.
- 36. The game system as described in claim 35, wherein
said first semiconductor information storage element outputs data of a first number of data bit, and said second semiconductor information storage element outputs data of a second number of data bit being larger than said first number of data bit.
- 37. The game system as described in claim 35, wherein
said first semiconductor information storage element is accessed by address data of a first number of address bit, and said second semiconductor information storage element is accessed by address data of a second number of address bit being larger than said first number of address bit.
- 38. The game system as described in claim 35, wherein said second housing is structured to be shorter in height than said first housing, and on one side plane not inserted into said second game machine, a protrusion is so formed as to protrude at least to one lateral direction.
- 39. The game system as described in claim 35, wherein said multiaccess control means is integrally formed on a chip together with said second semiconductor information storage element, and electrically placed in between said second semiconductor information storage element and a lead terminal connected to the plurality of terminals in the circuit pattern of said circuit board.
- 40. The game system as described in claim 35, wherein, when accessed by said second central processing unit, said multiaccess control means acquires a desired address of said second semiconductor information storage element with a first timing to access the second semiconductor information storage element and read information therefrom, and with a second timing, supplies data read from the second semiconductor information storage element to said second game machine.
- 41. The game system as described in claim 35, wherein
said second semiconductor information storage element is driven by a second driving voltage different from a first driving voltage for said first semiconductor information storage element, and after cartridge insertion, said second game machine supplies the first driving voltage to the first cartridge and the second driving voltage to the second cartridge so that the first and the second cartridges both are selectively usable.
- 42. A game cartridge used as a second cartridge in a game system comprising:
a first game machine low in performance; a first cartridge to be engaged with the first game machine in a detachable manner; a second game machine being higher in performance than the first game machine, and having compatibility with the first game machine as does accept the first cartridge; and the second cartridge to be engaged with the second game machine in a detachable manner, wherein said second cartridge comprises: a housing being almost the same in outer shape as said first cartridge with at least the same width and depth; a to-be-detected part formed in said housing for distinction from said first cartridge; a second semiconductor information storage element housed in said housing for fixedly storing game program data for said second game machine and being accessed by a data width wider than that of the first semiconductor information storage element included in said first cartridge; multiaccess control means for reading the game program data stored in said second semiconductor information storage element in a multiplex system; and a circuit board, wherein said circuit board has the same number of terminals in the same alignment formed on one side thereof as in said first cartridge, and when said second semiconductor information storage element and said multiaccess control means are mounted thereon, a desired circuit pattern is so established as to connect among the terminals, the second semiconductor information storage element, and the multiaccess control means.
- 43. The game cartridge as described in claim 42, wherein data outputted by said second semiconductor information storage element is larger in number of data bits than data outputted by the first semiconductor information storage element included in said first cartridge.
- 44. The game cartridge as described in claim 42, wherein the number of address bits accessing said second semiconductor information storage element is larger than the number of address bits accessing said first semiconductor information storage element.
- 45. The game cartridge as described in claim 42, wherein said housing of said second cartridge is structured to be shorter in height than said first cartridge for said first game machine, and on one side plane not inserted into said second game machine, a protrusion is so formed as to protrude at least to one lateral direction.
- 46. The game cartridge as described in claim 42, wherein said multiaccess control means is integrally formed on a chip together with said second semiconductor information storage element, and placed in between said second semiconductor information storage element and a terminal part connected to the plurality of terminals in the circuit pattern of said circuit board.
- 47. The game cartridge as described in claim 42, wherein, when accessed by processing means included in said second game machine, said multiaccess control means designates a desired address of said second semiconductor information storage element by address data of the address bit larger in number than the address bit of said first semiconductor information storage element, and reads data of the designated address by using address terminals in charge of lower number of bit address data for supply to said second game machine.
- 48. The game cartridge as described in claim 42, wherein
said second semiconductor information storage element is driven by a driving voltage different from that for said first semiconductor information storage element, and said circuit board of said second cartridge includes a power-supply terminal for receiving, from said second game machine, a voltage supply different from that from said first game machine.
- 49. The game cartridge as described in claim 42, wherein said multiaccess control means comprises address retention means for retaining an address value, and the address retention means is so structured as to acquire an address value on a bus responding to a first signal, and increment data of said address retention means responding to a second signal.
- 50. A game machine used as a second game machine in a game system comprising:
a first game machine including a first central processing unit with low throughput; a first cartridge to be engaged with the first game machine in a detachable manner; the second game machine higher in performance than the first game machine which is compatible with; and a second cartridge to be engageable with the second game machine, wherein said first cartridge comprises a first housing, said first housing accommodating a first semiconductor information storage element fixedly storing game program data, and being accessible using a first data width, and a first circuit board, in a desired circuit pattern, having a plurality of terminals formed on one side thereof, and the first semiconductor information storage element mounted thereon, said second cartridge comprises: a second housing being almost the same in outer shape as said first cartridge with at least the same width and depth, and having a to-be-detected part for distinction from the first cartridge; a second semiconductor information storage element for fixedly storing game program data, and being accessible using a second data width wider than said first data width; a second circuit board, in a desired circuit pattern, having the same number of terminals in the same alignment formed on one side thereof as said first circuit board; and multiaccess control means for reading the game program data stored in said second semiconductor information storage element in the multiplex system, said second housing accommodating said second semiconductor information storage element and the multiaccess control means both mounted on said second circuit board, and said game machine comprises: a connector for establishing electrical connection with said second cartridge has the same number of terminals in the same alignment as another connector provided in said first game machine so that said first cartridge becomes engageable; a second central processing unit with higher throughput compared with said first central processing unit; a third central processing unit capable of carrying out processing in an equivalent level to said first central processing unit; first access control means for accessing said first cartridge; second access control means for accessing said second cartridge in a multiplex system; and detection means for detecting said to-be-detected part provided to said second housing, wherein when said detection means detects said to-be-detected means, said second central processing unit and said second access control means are activated to access said second cartridge, and said multiaccess control means accesses said second semiconductor information storage element, and when said detection means does not detect said to-be-detected part, said third central processing unit and said first access control means are activated to access said first cartridge.
- 51. The game machine as described in claim 50, wherein
said first semiconductor information storage element outputs data of a first number of data bit, and said second semiconductor information storage element outputs data of a second number of data bit being larger than said first number of data bit.
- 52. The game machine as described in claim 50, wherein
said first semiconductor information storage element is accessed by address data of a first number of address bit, and said second semiconductor information storage element is accessed by address data of a second number of address bit being larger than said first number of address bit.
- 53. the game machine as described in claim 50, wherein
said second semiconductor information storage element is so selected as to be driven by a first driving voltage different from a first driving voltage for said first semiconductor information storage element, and when said detection means detects said to-be-detected part, the second driving voltage is supplied to the second cartridge, and when said detection means does not detect said to-be-detected part, the first driving voltage is supplied to the first cartridge.
Priority Claims (4)
Number |
Date |
Country |
Kind |
2000-153708 |
May 2000 |
JP |
|
2000-153707 |
May 2000 |
JP |
|
2000-153706 |
May 2000 |
JP |
|
2001016866 |
Jan 2001 |
JP |
|
Parent Case Info
[0001] This application is a continuation-in-part of application Ser. No. 09/627,440, filed on Jul. 28, 2000, the contents of which are incorporated herein by reference.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09627440 |
Jul 2000 |
US |
Child |
09863866 |
May 2001 |
US |