1. Technical Field
The disclosure generally relates to control systems, and more particularly relates, to an infrared control system for remotely controlling a computer.
2. Description of the Related Art
Generally, computers are controlled through keyboards or touchpads. In either case physical contact is required between the user and the computer. However, it can be inconvenient to have to physically contact the computer each time to use it.
Therefore, there is room for improvement within the art.
Many aspects of an infrared control system can be better understood with reference to the following drawings. The components in the drawings are not necessarily drawn to scale, the emphasis instead being placed upon clearly illustrating the principles of the exemplary infrared control system. Moreover, in the drawings, like reference numerals designate corresponding parts throughout the several views. Wherever possible, the same reference numbers are used throughout the drawings to refer to the same or like elements of an embodiment.
The infrared response unit 21 includes an infrared receiving circuit 211, a control circuit 213, a power on/off circuit 215, and a reset circuit 217. The control circuit 213 is electrically connected to the infrared receiving circuit 211, the power on/off circuit 215, and the reset circuit 217. The power on/off circuit 215 is electrically connected to the power on/off port 23, and the reset circuit 217 is electrically connected to the reset signal port 25.
The infrared control unit 10 can be integrated with an existing infrared remote controller and is capable of transmitting infrared signals. The infrared receiving circuit 211 receives the infrared signals from the infrared control unit 10 and then decodes the infrared signals. The control circuit 213 receives and processes the infrared signals from the infrared receiving circuit 211 to generate corresponding command signals. The command signals are transmitted to the power on/off circuit 215 or the reset circuit 217 to power the computer 20 on/off or reset the computer 20.
Also referring to
The first address ports A0 and A1 are electrically connected to the first power source VBB. The first address port A2 is electrically connected to the node between the resistors R2 and R6, the first address port A3 is electrically connected to the node between the resistors R3 and R7, the first address port A4 is electrically connected to the node between the resistors R4 and R8, and the first address port A5 is electrically connected to the node between the resistors R1 and R5. The first address ports A6-A8 are electrically connected to ground.
The anode of the diode D1 is electrically connected to the resistor R9 in series, the anode of the diode D2 and the resistor R10 are connected in series and together connected in parallel to the diode D1 and the resistor R9, and the anode of the diode D3 and the resistor R11 are connected in series and together connected in parallel to the diode D2 and the resistor R10. The cathodes of the diodes D1-D3 are electrically connected to the first power source VBB. The resistors R9-R12 are electrically connected to ground.
The encoding input port DA0 of the encoder U1 is electrically connected to the node between the anode of the diode D1 and the resistor R9 and electrically connected to one end of the switch S2, and another end of the switch S2 is electrically connected to the first power source VBB. The encoding input port DA1 of the encoder U1 is electrically connected to the node between the anode of the diode D2 and the resistor R10 and electrically connected to one end of the switch S1. Another end of the switch S1 is electrically connected to the first power source VBB. The encoding input port DA2 of the encoder U1 is electrically connected to the node between the anode of the diode D3 and the resistor R11 and electrically connected to one end of the switch S0, and another end of the switch S0 is electrically connected to the first power source VBB.
The LED D0 may be an infrared LED in this embodiment. The first transistor T1 may be an npn transistor in this embodiment. The base of the first transistor T1 is electrically connected to the resistor R12 and the output port Dout of the encoder U1 in series. The emitter of the transistor T1 is connected to ground, and the collector of the transistor T1 is electrically connected to the cathode of the LED D0. The anode of the LED D0 is electrically connected to the first power source VBB. The first power source VBB can be supplied by an existing 5V battery.
In this exemplary embodiment, when pressed, the switches S0-S2 are associated with the operation states of the computer 20. When the switches S0, S1, and S2 are not pressed, the computer 20 maintains a predetermined operating state. When the switch S0 is pressed, the computer 20 is powered on. When the switch S1 is pressed, the computer 20 is powered off; when the switch S2 is pressed, the computer 20 is reset. Thereby, when any one switch among the switches S0-S2 is pressed, the associated encoding input port DA0, DA1, or DA2 receives corresponding input voltage provided by the first power source VBB, so the associated encoding input port DA0, DA1, or DA2 goes high level.
Providing that 1 represents high level and 0 represents low level, then the encoding input ports DA0-DA2 of the encoder U1 have logical combinations based on the pressed switch module S0-S2 as follows: when no switches S0-S2 are pressed, the logical combination of the encoding input ports DA0-DA2 is 000; when the switch S0 is pressed, the logical combination of the encoding input ports DA0-DA2 is 001; when the switch S1 is pressed, the logical combination of the encoding input ports DA0-DA2 is 010; when the switch S2 is pressed, the logical combination of the encoding input ports DA0-DA2 is 100. The encoder U1 encodes the logical combinations to generate corresponding address codes and data codes, and the LED D0 transmits the address codes and the data codes to the infrared receiving circuit 211 using infrared signals.
Also referring to
The decoder U3 may be a PT2272-M3L3 decoder and includes nine second address ports B0-B8, a decoding input port Din, and three decoding output ports DB0-DB2. The decoding input port Din is electrically connected to the collector of the second transistor T2 through the capacitor CR and the resistor R15 in turn. The second address ports B0-B8 and the decoding output ports DB0-DB2 are electrically connected to the control circuit 213. Thereby, when the infrared probe U2 of the infrared receiving circuit 211 receives the encoded infrared signals from the infrared control circuit 10, the infrared signals are transmitted to the decoding input port Din and are decoded to generate corresponding address codes and data codes.
The control circuit 213 includes a control chip U4, which can be a PIC16F73 control chip and includes nine third address ports C0-C8, three data ports RA0-RA2, a power control port V, and a reset control port Reset. In this exemplary embodiment, the third address ports C0-C8 are electrically connected to the second address ports B0-B8, respectively, for receiving the address codes from the decoder U3. For example, the address port B0 is electrically connected to the address port C0, and the address port B2 is electrically connected to the address port C2. The data ports RA0-RA2 are electrically connected to the decoding output ports DB0-DB2, respectively, for receiving the data codes from the decoder U3. The power control port V is electrically connected to the power on/off circuit 215 and is capable of outputting a corresponding command signal according to the address code and the data code to power the computer 20 on/off. The reset control port Reset is electrically connected to the reset circuit 217 and is capable of outputting a corresponding command signal according to the address code and the data code to reset the computer 20.
The power on/off circuit 215 includes a first field effect transistor (FET) Q1 and two resistors R16 and R17. The gate of the first FET Q1 is electrically connected to the power control port V through the resistor R16 to receive the corresponding command signals. The source of the first FET Q1 is electrically connected to ground and the drain of the first FET Q1 is electrically connected to the second power source VCC through the resistor R17. The drain of the first FET Q1 is further electrically connected to the power on/off port 23 of the computer 20 to transmit the command signals to the computer 20, for powering the computer 20 on/off.
The reset circuit 217 includes a second FET Q2 and two resistors R18 and R19. The gate of the second FET Q2 is electrically connected to the reset control port Reset through the resistor R18 for receiving the corresponding command signals. The source of the second FET Q2 is electrically connected to ground and the drain of the second FET Q2 is electrically connected to the second power source VCC through the resistor R19. The drain of the second FET Q2 is further electrically connected to the reset signal port 25 of the computer 20 to transmit the command signals to the computer 20, for resetting the computer 20.
In use, when any one switch among the switch module S0-S2 is pressed, the corresponding encoding input port among DA0-DA2 receives a logical combination, such as 001 or 010. Then the encoder U1 encodes the logical combinations to generate corresponding address codes and data codes, and the LED D0 transmits the address codes and the data codes to the infrared receiving circuit 211 in the form of infrared signals. The infrared probe U2 of the infrared receiving circuit 211 receives and decodes the encoded infrared signals, and the decoded infrared signals are transmitted to the control circuit 213 through the second address ports B0-B8 and the decoding output ports DB0-DB2. The control circuit 213 receives the decoded infrared signals and outputs corresponding command signals based on the corresponding logical combination to control the computer 20. For example, when the infrared receiving circuit 211 receives the logical code 001, namely, the switch S0 is pressed, then the control circuit 213 outputs a corresponding command signal according to the logical code 001 to the power on/off circuit 215. Thus, the computer 20 is powered on according to the command signal.
In summary, in this exemplary embodiment, the resistors R9-R19, the capacitor CR, and the diodes D1-D3 can be omitted.
In the infrared control system 100 of the exemplary embodiment, the infrared control unit 10 encodes different infrared signals and outputs the encoded infrared signals to the computer 20, the infrared receiving circuit 211 of the computer 20 receives and decodes the infrared signals. Thus, the control circuit 213 of the computer 20 receives the decoded infrared signals from the infrared receiving circuit 211 to generate corresponding command signals, resulting in powering computer 20 on/off or resetting the computer 20.
It is to be understood, however, that even though numerous characteristics and advantages of the exemplary disclosure have been set forth in the foregoing description, together with details of the structure and function of the exemplary disclosure, the disclosure is illustrative only, and changes may be made in detail, especially in matters of shape, size, and arrangement of parts within the principles of exemplary disclosure to the full extent indicated by the broad general meaning of the terms in which the appended claims are expressed.
Number | Date | Country | Kind |
---|---|---|---|
2010 1 0147757 | Apr 2010 | CN | national |
Number | Name | Date | Kind |
---|---|---|---|
4143368 | Route et al. | Mar 1979 | A |
4178549 | Ledenbach et al. | Dec 1979 | A |
4371814 | Hannas | Feb 1983 | A |
4377006 | Collins et al. | Mar 1983 | A |
4430652 | Rothenbuhler et al. | Feb 1984 | A |
4959721 | Micic et al. | Sep 1990 | A |
5365154 | Schneider et al. | Nov 1994 | A |
5550490 | Durham et al. | Aug 1996 | A |
5602535 | Boyles et al. | Feb 1997 | A |
6529138 | Satoh | Mar 2003 | B2 |
6535125 | Trivett | Mar 2003 | B2 |
7638743 | Bartol et al. | Dec 2009 | B2 |
7945289 | Sanders et al. | May 2011 | B2 |
20050249484 | Ng et al. | Nov 2005 | A1 |
Number | Date | Country | |
---|---|---|---|
20110255872 A1 | Oct 2011 | US |