This invention relates to an input buffer, and, more especially, to an input buffer for a high-voltage signal application.
An electrical device is triggered by an external signal. However, the electrical device may be destroyed if the voltage of the external signal is too high. The input buffer is designed to receive the external signal and transmits a voltage in a proper range to trigger the electrical device safely.
An input buffer for applying to a Schmitt trigger has been developed in prior arts. The input buffer uses a second voltage source different from that of the Schmitt trigger to avoid over stressing the metal oxide silicon field effect transistors (MOSFETs) used in the Schmitt trigger. The input buffer can drive the Schmitt trigger safely. However, it needs two voltage sources, one for input buffer and the other for the electrical device, and is accompanied by a leakage current.
A new input buffer is disclosed here, which can take high-voltage signal and trigger the electrical device safely without the leakage current.
It is an object to provide an input buffer for a high-voltage signal application. The input buffer includes a clamper and an inverter. The clamper is connected between a voltage source and the ground, and the inverter is connected between an output and a second input of the clamper, and a first input of the clamper is defined as the input for receiving the external signal. The clamper clamps the output voltage between a highest voltage and a lowest voltage, wherein the highest voltage and the lowest voltage are provided by the voltage source and the ground. Therefore, the connected electrical device can be triggered safely by the output voltage.
The output voltage Vout of the clamper 100 is proportional to the input voltage Vin but clamped under the voltage VCC, that is the maximum of the output voltage Vout is equal to the voltage VCC. When the input voltage Vin is non-positive, the inverter will pull the output voltage Vout down to the ground voltage, that is, the output voltage Vout is clamped at the ground voltage by the inverter 200. Because the output voltage Vout is clamped between voltage VCC and the ground voltage, the input buffer can trigger safely an electrical device connected to the input buffer.
According to the abovementioned, the diode-connected PMOS can be replaced by a diode or a diode-connected NMOS. When the diode-connected NMOS is used, the source electrode and the gate electrode of the diode-connected NMOS are coupled and connected to the source electrode of the first NMOS, and the drain electrode of the diode-connected NMOS is connected to the input of said clamper. Or, when a diode is used, the cathode of said diode is connected to said input of said clamper, and the anode of said diode is connected to the source electrode of said first NMOS.
The diode-connected PMOS, diode-connected NMOS or diode are used to enhance the performance of the input buffer, so that the diode-connected PMOS, diode-connected NMOS or diode can be omitted when the performance is not the issue.
The gate electrode of the first NMOS MN1 is defined as the input of the clamper 100 to receive the input voltage Vin, and the source electrode is defined as the output of the clamper 100 to transmit the output voltage Vout. The gate electrode of the second NMOS MN2 is defined as the second input of the clamper 100.
For positive input voltage Vin, the first NMOS MN1 is turned on and the output voltage Vout is proportional to the input voltage Vin when the input voltage Vin is smaller than a threshold voltage, and the output voltage Vout keeps at the voltage VCC when input voltage Vin is getting higher than the threshold voltage. In the meanwhile, the inverter 200 inverts the positive output voltage Vout to a negative voltage to turn off the second NMOS MN2.
For negative input voltage Vin, the first NMOS MN1 is turned off, and the PMOS MP quickly pulls down the output voltage Vout. In the meanwhile, the inverter 200 inverts the output voltage Vout to a positive voltage to turn on the second NMOS MN2. As a result, the output voltage Vout is fixed at the ground voltage. Therefore, the input buffer clamps the output voltage Vout between the voltage VCC and the ground voltage even if the input voltage Vin is too high or too low.
Accordingly, the input buffer uses a clamper and an inverter to isolate the input voltage from the electrical components of a device connected to the input buffer, and transmits an output voltage in a proper range controlled by the voltage source and the ground. As a result, the input voltage cannot over stress the electrical components of the device. Additionally, the voltage source cannot form a circuit loop to the input of the clamper or the ground, so that there is no leakage current.
Although the present invention has been explained in relation to its preferred embodiment, it is to be understood that modifications and variation can be made without departing the spirit and scope of the invention as claimed.