Claims
- 1. An input protection circuit comprising:
an input terminal which receives an input signal; a first power source terminal which receives a first power source electric potential; a second power source terminal which receives a second power source electric potential; a first power source line connected to said first power source terminal; a second power source line connected to said second power source terminal; a first input protective transistor of a first conductive type having a drain, a gate and a source, said drain being connected to said input terminal, and said gate and said source being connected to said first power source line; a second input protective transistor of a second conductive type having a drain, a gate and a source, said drain being connected to said input terminal, and said gate and said source being connected to said second power source line; and an inverter including a first transistor and a second transistor, said first transistor having a drain, a gate and a source, said drain being connected to an internal circuit, said gate being connected to the input terminal via a protective resistor, and said source being connected to said first power source line, and said second transistor having a drain, a gate and a source, said drain being connected to the internal circuit, said gate being connected to the input terminal via the protective resistor, and said source being connected to said second power source line, wherein the source of the first input protective transistor and the source of the first transistor of the inverter are formed in a common region in a first conductive type impurity active region.
- 2. An input protection circuit as claimed in claim 1, wherein said protective resistor includes a polycide pattern.
- 3. An input protection circuit as claimed in claim 1, wherein said protective resistor includes a diffusion resistor.
- 4. An input protection circuit as claimed in claim 1, wherein said first conductivity type is a p-type, and said second conductivity type is an n-type.
- 5. An input protection circuit as claimed in claim 1, wherein said first power source line supplies a power supply voltage and said second power source line supplies a ground potential.
- 6. An input protection circuit comprising:
an input terminal which receives an input signal; a first transistor of a first conductive type which has a source, a drain and a gate, wherein said drain is coupled to the input terminal; and a second transistor of said first conductive type which has a source, a drain and a gate, wherein said gate is coupled to the input terminal, and said drain is coupled to an internal circuit; wherein the source of the first transistor of said first conductive type and the source of the second transistor of said first conductive type are formed in a common impurity active region, for quickly setting the gate of the second transistor and the source of the second transistor to the same electric potential after a surge voltage is applied to the input terminal.
- 7. An input protection circuit as claimed in claim 6, further comprising a protective resistor connected between the gate of the second transistor and the drain of the first transistor.
- 8. An input protection circuit as claimed in claim 7, wherein said protective resistor includes a polycide pattern.
- 9. An input protection circuit as claimed in claim 7, wherein said protective resistor includes a diffusion resistor.
- 10. An input protection circuit as claimed in claim 6, wherein said first conductivity type is a p-type, and said second conductivity type is an n-type.
- 11. An input protection circuit comprising:
an input terminal which receives an input signal; a first transistor of a first conductive type which has a source, a drain and a gate, said source and said gate being electrically connected to each other, wherein said drain is coupled to the input terminal; and a second transistor of said first conductive type which has a source, a drain and a gate, wherein said gate is coupled to the input terminal, and said drain is coupled to an internal circuit, and wherein the source of the first transistor of said first conductive type and the source of the second transistor of said first conductive type are formed in a common impurity active region.
- 12. An input protection circuit as claimed in claim 11, further comprising a protective resistor connected between the gate of the second transistor and the drain of the first transistor.
- 13. An input protection circuit as claimed in claim 12, wherein said protective resistor includes a polycide pattern.
- 14. An input protection circuit as claimed in claim 12, wherein said protective resistor includes a diffusion resistor.
- 15. An input protection circuit as claimed in claim 11, wherein said first conductivity type is a p-type, and said second conductivity type is an n-type.
- 16. An input protection circuit comprising:
an input terminal which receives an input signal; a first transistor of a first conductive type which has a source, a drain and a gate, wherein said drain is coupled to the input terminal; and a second transistor of said first conductive type which has a source, a drain and a gate, wherein said gate is coupled to the input terminal, and said drain is coupled to an internal circuit, and wherein the source of the first transistor of said first conductive type and the source of the second transistor of said first conductive type are formed in a common impurity active region.
- 17. An input protection circuit as claimed in claim 16, further comprising a protective resistor connected between the gate of the second transistor and the drain of the first transistor.
- 18. An input protection circuit as claimed in claim 17, wherein said protective resistor includes a polycide pattern.
- 19. An input protection circuit as claimed in claim 17, wherein said protective resistor includes a diffusion resistor.
- 20. An input protection circuit as claimed in claim 16, wherein said first conductivity type is a p-type, and said second conductivity type is an n-type.
- 21. An input protection circuit as claimed in claim 4, wherein said first power source line supplies a power supply voltage and said second power source line supplies a ground potential.
Priority Claims (1)
Number |
Date |
Country |
Kind |
040217/1999 |
Feb 1999 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This is a divisional of application Ser. No. 09/503,747, filed Feb. 15, 2000, which is incorporated by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09503747 |
Feb 2000 |
US |
Child |
10323912 |
Dec 2002 |
US |