Claims
- 1. A photonic integrated circuit (PIC) comprising:
a plurality of active and passive optically coupled components formed on said chip; a plurality of modulated sources included as at least some of said active components, each having a different wavelength on a predetermined wavelength grid providing a plurality of outputs; an optical combiner included as at least one of said passive components having a predetermined wavelength passband for combining the modulated source outputs; a plurality of optical waveguide vernier outputs from said optical combiner; a photodetector provided at an output end of each of said vernier outputs for providing an electrical output representative of optical power in each of said vernier outputs;
said photodetector outputs employed to determine which vernier output comprises the optimum vernier output.
- 2. The photonic integrated circuit (PIC) of claim 1 wherein a portion of the PIC which includes said photodetectors is cleaved from the chip after its use.
- 3. The photonic integrated circuit (PIC) of claim 1 wherein a portion of the PIC which includes said photodetectors is an adjacent PIC thereof while the PICs are still in-wafer form.
- 4. The photonic integrated circuit (PIC) of claim 1 wherein said photodetector outputs coupled together to form an integrating detector providing a precursor indicative of the optimum vernier output baser on a degree of matching between of the modulated source wavelength grid to the passband of the optical combiner.
- 5. The photonic integrated circuit (PIC) of claim 4 wherein a portion of the chip which includes said integrating detector is cleaved from the chip after its use.
- 6. The photonic integrated circuit (PIC) of claim 4 wherein a portion of the PIC which includes said integrating detector is an adjacent PIC thereof while the PICs are still in-wafer form.
- 7. The photonic integrated circuit (PIC) of claim 1 wherein said modulated sources include an array of DFB laser sources or an array of DBR laser sources.
- 8. The photonic integrated circuit (PIC) of claim 1 wherein said optical combiner is a wavelength selective combiner.
- 9. The photonic integrated circuit (PIC) of claim 8 wherein said wavelength selective combiner is an arrayed waveguide grating (AWG) an Echelle grating or cascaded Mach-Zehnder interferometers.
- 10. The photonic integrated circuit (PIC) of claim 1 wherein said optical combiner is a non-wavelength selective combiner.
- 11. The photonic integrated circuit (PIC) of claim 10 wherein said non-wavelength selective combiner is a power coupler, a star coupler or a multimode interference combiner (MMI) coupler.
- 12. The photonic integrated circuit (PIC) of claim 1 wherein said PIC chip is an optical transmitter photonic integrated circuit (TxPIC) or an optical receiver photonic integrated circuit (RxPIC).
- 13. A method of in-wafer testing of a photonic integrated circuit (PIC) which includes a plurality of modulated sources each having a different operational wavelength on a predetermined wavelength grid and an optical combiner having a predetermined wavelength grid and passband to combine the wavelength outputs from the modulated sources, comprising the steps of:
providing a plurality of vernier outputs from the optical combiner; providing an array of photodetectors, each to detect an optical output from each of the vernier outputs to provide an electrical detection signal input; and determining which of the photodetector provides for an optimum vernier output.
- 14. The method of claim 13 comprising the step of integrating the signal inputs from the photodetector array for determining wavelength grid of the modulated sources.
- 15. The method of claim 13 comprising the step of integrating the signal inputs from the photodetector array for determining the wavelength grid and passband of the optical combiner.
- 16. The method of claim 13 comprising the steps of:
integrating the signal inputs from the photodetector array for determining a degree of matching between of the modulated source wavelength grid to the wavelength grid passband of the optical combiner; and determining which of several of the photodetectors contains a photodetector having an optimum vernier output.
- 17. The method of claim 13 further comprising the steps of:
singulating the wafer into a plurality of photonic integrated circuit chips; and removing the array of photodetectors from the chip.
- 18. The method of claim 17 wherein the step of removing comprises the step of cleaving the array of photodetectors from the chip.
- 19. The method of claim 17 wherein the step of removing comprises the step of cleaving away an adjacent PIC chip containing a detector array for its neighboring PIC chip.
- 20. The method of claim 13 wherein the steps of detecting are performed on a photonic integrated circuit chip after singulating the wafer into a plurality of photonic integrated circuit chips.
- 21. The method of claim 20 wherein the step of removing comprises the step of cleaving the array of photodetectors from the chip after the completion of testing.
- 22. The method of claim 13 wherein said modulated sources include an array of DFB laser sources or an array of DBR laser sources.
- 23. The method of claim 13 wherein said optical combiner is a wavelength selective combiner.
- 24. The method of claim 23 wherein said wavelength selective combiner is an arrayed waveguide grating (AWG) an Echelle grating or cascaded Mach-Zehnder interferometers.
- 25. The method of claim 13 wherein said optical combiner is a non-wavelength selective combiner.
- 26. The method of claim 25 wherein said non-wavelength selective combiner is a power coupler, a star coupler or a multimode interference combiner (MMI) coupler.
- 27. The method of claim 13 wherein said PIC is an optical transmitter photonic integrated circuit (TxPIC), an optical receiver photonic integrated circuit (RxPIC) or an optical transmitter/receiver photonic integrated circuit (TRxPIC).
- 28. A photonic integrated circuit (PIC) chip comprising:
a plurality of active and passive optically coupled components formed on said chip; a plurality of modulated sources included as at least some of said active components, each having a different wavelength on a predetermined wavelength grid providing a plurality of signal outputs; an optical combiner included as at least one of said passive components having a predetermined wavelength passband for combining the modulated source outputs; a plurality of optical waveguide vernier outputs from said optical combiner, said vernier outputs positioned along a zero order Brillouin zone of said optical combiner; a plurality of higher order Brillouin zone outputs from said optical combiner, at least one such output formed on adjacent sides of said zero order Brillouin zone; and a photodetector provided at an output end of said at least one higher order Brillouin zone outputs on both sides of said zero order Brillouin zone, said photodetectors providing detection outputs indicative of which side of said zero order Brillouin zone likely contains said optimum vernier output based upon a degree of degree of matching between of the modulated source wavelength grid to the grid and passband of the optical combiner.
- 29. The photonic integrated circuit (PIC) chip of claim 28 wherein a portion of the chip which includes said photodetectors is cleaved from the chip after its use.
- 30. The photonic integrated circuit (PIC) chip of claim 28 wherein said higher order Brillouin zone photodetectors are subsequently employed for output signal monitoring of the PIC chip.
- 31. The photonic integrated circuit (PIC) chip of claim 28 wherein a portion of the chip which includes said photodetectors is on a neighboring PIC chip while said chips on in-wafer form.
- 32. The photonic integrated circuit (PIC) chip of claim 28 wherein said modulated sources include an array of DFB laser sources or an array of DBR laser sources.
- 33. The photonic integrated circuit (PIC) chip of claim 28 wherein said optical combiner is a wavelength selective combiner.
- 34. The photonic integrated circuit (PIC) chip of claim 33 wherein said wavelength selective combiner is an arrayed waveguide grating (AWG), an Echelle grating or cascaded Mach-Zehnder interferometers.
- 35. A method of in-wafer testing of a photonic integrated circuit (PIC) which includes a plurality of modulated sources each having a different operational wavelength on a predetermined wavelength grid and an optical combiner having a predetermined wavelength grid and passband to combine the wavelength outputs from the modulated sources, comprising the steps of:
providing a plurality of vernier outputs from the optical combiner at a zero order Brillouin zone of the optical combiner; providing a higher order Brillion zone output from the optical combiner on adjacent sides of the zero order Brillouin zone; detecting the output from at least one of the higher order Brillion zone outputs to determine if there is an offset between of the modulated source wavelength grid and the passband of the optical combiner.
- 36. The method of claim 35 further comprising the steps of:
singulating the wafer into a plurality of photonic integrated circuit chips; and removing the photodetectors from the chip.
- 37. The method of claim 36 wherein the step of removing comprises the step of cleaving the photodetectors from the chip.
- 38. The method of claim 36 wherein the step of removing comprises the step of cleaving away an adjacent PIC chip containing a detector array for its neighboring PIC chip
- 39. The method of claim 35 wherein the steps of detecting are performed on a photonic integrated circuit chip after singulating the wafer into a plurality of photonic integrated circuit chips.
- 40. The method of claim 39 comprising the further step of cleaving the photodetectors from the chip after the completion of testing.
- 41. A method of adjusting a center channel wavelength of a group of channel wavelengths from of a plurality of modulated sources integrated in a photonic integrated circuit (PIC) relative to the center of a wavelength passband of an optical combiner also integrated in the photonic integrated circuit (PIC) and optically coupled to outputs from the modulated sources, comprising the steps of:
passivating the PIC surface with a passivation layer; measuring the alignment of the center channel wavelength relative to the center of a passband of the optical combiner; removing a portion of the passivation layer overlying the optical combiner if there is misalignment of the center channel wavelength relative to the center of the passband of the optical combiner so that the center channel wavelength is substantially aligned to the center of the wavelength passband of the optical combiner.
- 42. The method of claim 41 where the step of removing is repeated until the center channel wavelength is substantially aligned to the center of a passband of the optical combiner.
- 43. The method of claim 41 wherein the step of removing comprises the step of etching away a portion of the passivation dielectric layer.
- 44. The method of claim 43 wherein said step of etching is accomplished by reactive ion etching (RIE).
- 45. The method of claim 41 wherein the wavelength optical combiner comprises an arrayed waveguide grating (AWG), an Echelle grating or cascaded Mach-Zehnder interferometers.
- 46. The method of claim 41 wherein the modulated sources comprise an array of DFB lasers or an array of DBR.
- 47. The method of claim 41 wherein the passivation layer comprises BCB, ZnS or ZnSe.
- 48. An arrayed waveguide grating (AWG) with at least two free space regions coupled by a plurality of grating arms with a passivation dielectric layer overlying the AWG and having a plurality of inputs to receive a plurality of channel signals separated by a predetermined channel spacing, comprising the step of selectively patterning the passivation layer over the grating arms of the AWG to achieve polarization insensitive performance defined by the TE-TM wavelength shift being approximately less than or equal to 20% of a magnitude of the channel spacing.
- 49. The arrayed waveguide grating (AWG) of claim 48 wherein said AWG is Group III-V-based or silicon based AWG.
- 50. The arrayed waveguide grating (AWG) of claim 49 wherein said AWG is InP-based AWG.
- 51. An InP-based wavelength selective combiner/decombiner device having a passivation cladding layer overlying the device, characterized in that said passivation layer is selected from the group consisting of BCB, ZnS and ZnSe to reduce insertion loss of the device by minimizing a refractive index step between free-space regions of the device and the passivation cladding layer which is selected from said group.
- 52. The InP-based wavelength selective combiner/decombiner device of claim 51 wherein said wavelength selective device is an arrayed wavelength grating (AWG), an Echelle grating or a cascaded Mach-Zehnder interferometer.
- 53. The photonic integrated circuit (PIC) of claim 51 further comprising an intermediate dielectric layer formed between a surface of said device and said passivation layer.
- 54. The photonic integrated circuit (PIC) of claim 53 wherein said intermediate layer comprises SiNx, SiOx or SixONy.
- 55. A photonic integrated circuit (PIC) comprising a plurality of integrated optically coupled components formed in a surface of said PIC, a passivating layer overlying at least a portion of the PIC surface, said passivating layer characterized by comprising a material selected from the group consisting of BCB, ZnS and ZnSe.
- 56. The photonic integrated circuit (PIC) of claim 55 further comprising an intermediate dielectric layer formed between the PIC surface and said passivating layer.
- 57. The photonic integrated circuit (PIC) of claim 56 wherein said intermediate layer comprises SiNx, SiOx or SiOxNy.
- 58. The photonic integrated circuit (PIC) of claim 56 wherein said intermediate layer overlies a waveguide and monotonically changes in thickness over said waveguide for at least a portion of length thereof.
- 59. The photonic integrated circuit (PIC) of claim 58 wherein said waveguide length portion is a transition region between said waveguide and a free space region.
- 60. An InP-based wafer comprising:
a plurality of photonic integrated circuits (PICs) each having a plurality of integrated optically coupled components formed in their surface; a passivation layer overlaying the wafer; and a plurality of linear cleave streets formed in said wafer passivation layer, a pattern of said cleave streets defining separate PICs in the wafer for their subsequent singulation from the wafer.
- 61. The InP-based wafer of claim 60 wherein said passivation layer is partly composed of a material selected from the group consisting of BCB, ZnS and ZnSe.
- 62. The InP-based wafer of claim 61 wherein said passivation layer further comprises alternating layers of said passivation layer and another dielectric layer.
- 63. The InP-based wafer of claim 62 wherein said dielectric layers are SiNx, SiOx or SiOxNy.
- 64. The InP-based wafer of claim 60 wherein said cleave streets are troughs or grooves formed in said passivation layer.
- 65. An optical waveguide device having at least one free space region with a plurality of optical waveguides coupled as inputs and separated by channels having a angled bottom portion, said channels monotonically decreasing in size or shape in a direction toward said free space region and optically coupling with adjacent waveguides at the interface region between said optical waveguides and said free space region so that insertion loss at the interface region is substantially reduced.
- 66. The optical waveguide device of claim 65 wherein said decease in shape or size comprises a monotonic decrease in channel depth or a change in the angle of the angled bottom portion or both.
- 67. The optical waveguide device of claim 65 wherein said free space region is part of a combiner/recombiner comprising a power coupler, a star coupler, a MMI coupler, an arrayed waveguide grating (AWG) or an Echelle grating.
- 68. A method of forming a plurality of optical waveguides leading to at least one free space region comprising the steps of:
utilizing a single mask set defining monotonically converging mask openings terminating at interface region with a free space region; and forming the optical waveguides by first etching via said mask set with an anisothropic etch to a first depth followed by etching via said mask set with an isothropic etch to a second depth.
- 69. A method of reducing insertion loss in a transition region between a plurality of input or output waveguides to a free space or coupler region in a photonic integrated circuit (PIC) comprising the steps of:
forming a passivation layer over the waveguides and region; and forming the passivation overlayer such that it monotonically increases in thickness through the transition region to the free space or coupler region.
- 70. The method of claim 69 further comprising the steps of:
forming an intermediate passivation layer between the waveguides and region and said passivation overlayer; and forming the intermediate passivation layer such that it monotonically increases in thickness through the transition region to the free space or coupler region.
- 71. The method of claim 70 wherein said passivation overlayer comprises BCB, ZnS or ZnSe and said intermediate passivation layer comprises SiOx, SiNx or SixONy.
- 72. The method of claim 69 wherein said passivation overlayer comprises BCB, ZnS or ZnSe.
- 73. A photonic integrated circuit (PIC) comprising:
a plurality of active and passive optically coupled components formed on said chip; a plurality of modulated sources included as at least some of said active components, each having a different wavelength on a predetermined wavelength grid providing a plurality of outputs; an optical combiner included as at least one of said passive components having a predetermined wavelength passband for combining the modulated source outputs; a plurality of optical waveguide vernier outputs from said optical combiner; a photodetector provided at an output end of each of said vernier outputs for providing an electrical output representative of optical power in each of said vernier outputs;
said photodetector outputs employed to determine which vernier output comprises the optimum vernier output; at least one additional light source integrated on said PIC and coupled to said vernier outputs via said optical combiner to provide for an on-chip high power optical source for use in conjunction with said photodetectors.
- 74. The photonic integrated circuit (PIC) of claim 73 wherein said at least one additional light source comprises a laser source, a Fabry-Perot source, a superluminescent source or an LED having at some coherency within the passband of the optical combiner.
- 75. A method of detecting an optimum vernier output from an optical transmitter photonic integrated circuit (TxPIC) including an array of modulated sources and a wavelength selective optical combiner having a plurality of vernier outputs comprising the steps of:
providing a photodetector in the PIC at the output end of each vernier output; combining the outputs of the photodetectors to form an integrating detector; measuring the power from the integrating detector to determine which subgroup in the total group of photodetectors contains a vernier output with an optimum vernier output from the PIC; and measuring the power from each vernier output in the subgroup of photodetectors to identify which subgroup vernier output is an optimum vernier output.
REFERENCE TO RELATED APPLICATION
[0001] This application claims priority to U.S. provisional application Serial No. 60/362,757, filed Mar. 8, 2002, which application is incorporated herein by its reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60362757 |
Mar 2002 |
US |