Claims
- 1. An instruction branching method performed by a processor during execution of a program, comprising the steps of:
- executing a branch reservation instruction, by reserving in memory an address of a branch point and an address of a branch target designated by the branch reservation instruction;
- judging by comparison whether or not an instruction fetch address has reached said address of said branch point; and
- when said instruction fetch address is judged to have reached said address of said branch point as a result of said comparison, switching said instruction fetch address to said address of said branch target.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-062198 |
Feb 1995 |
JPX |
|
Parent Case Info
This is a continuation application of U.S. Ser. No. 08/607,259, filed Feb. 21, 1996, now U.S. Pat. No. 5,790,845.
US Referenced Citations (10)
Foreign Referenced Citations (5)
Number |
Date |
Country |
63-316131 |
Dec 1988 |
JPX |
1-222329 |
Sep 1989 |
JPX |
5-224925 |
Sep 1993 |
JPX |
6-59889 |
Mar 1994 |
JPX |
6-332698 |
Dec 1994 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Computer Architecture: A Quantitative Approach, 1990, J. L. Hennessy et al, Morgan Kaufmann Publishers, Chapter 6. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
607259 |
Feb 1996 |
|