Claims
- 1. An insulated gate type bipolar-transistor comprising:
- a first layer made of a first conduction type semiconductor;
- a second layer made of a second conduction type semiconductor interfacing with said first layer;
- a third layer made of said first conduction type semiconductor partially formed in said second layer so that a junction between said second and third layers is terminated at a surface of said second layer;
- a fourth layer made of said second conduction type semiconductor partially formed in said third layer so that a junction between said third and fourth layers is terminated at a surface of said third layer;
- a gate electrode formed on a channel region established by the surface of said third layer between said second layer and said fourth layer, via a gate insulation layer;
- a source electrode having contacting portions on both of said third and fourth layers; and
- a drain electrode for supplying drain current through said first layer;
- wherein said second layer has an impurity concentration N.sub.D and a predetermined thickness so that when a bias voltage which does not form a channel in said channel region of said third layer is applied to said gate electrode against said source electrode, and a voltage which expands a depletion region from a pn junction plane between said second layer and said third layer toward said second layer and is lower than the voltage which corresponds to a critical electric field E.sub.CRIT to produce an avalanche breakdown in or at the vicinity of said second layer is applied between said drain electrode and said source electrode, said depletion region reaches said first layer and minority carriers are injected from said first layer to said second layer, and
- wherein a distance t.sub.e between said pn junction plane formed by said second layer and said third layer and a pn junction plane formed by said first layer and said second layer is selected so as to be shorter than a distance W.sub.CRIT, wherein:
- W.sub.CRIT =K.sub.S .multidot..epsilon..sub.0 .multidot.E.sub.CRIT /(q.multidot.N.sub.D),
- and wherein C.sub.CRIT represents a distance between said an junction plane formed by said second layer and said third layer and a pn junction plane formed by said first player and said second layer at which avalanche breakdown will occur when said electric field E.sub.CRIT is generated and when said second layer has said impurity concentration N.sub.D, K.sub.S is a relative dielectric constant, .epsilon..sub.0 is a dielectric constant at vacuum, and q is an elemental amount of charge.
- 2. An insulated gate type bipolar-transistor as set forth in claim 1, which further comprises a fifth layer made of a second conduction type semiconductor disposed at or in the vicinity of a junction between said first layer and said second layer, said fifth layer having a higher impurity concentration than said second layer and formed into a predetermined configuration leaving a contact surface between said first and second layers for transferring a carrier there through.
- 3. An insulated gate type bipolar-transistor as set forth in claim 2, wherein the predetermined pattern of said fifth layer has a cyclic repeated pattern at or in the vicinity of the interface between said first and second layers.
- 4. An insulated gate type bipolar-transistor as set forth in claim 2, wherein said predetermined pattern of said fifth layer is a net shaped or stripe shaped configuration.
- 5. An insulated gate type bipolar-transistor as set forth in claim 3, wherein said predetermined pattern of said fifth layer is a net shaped or stripe shaped configuration.
- 6. An insulated gate type bipolar-transistor as set forth in claim 1, wherein said second layer defined between said third layer and said first layer is of a single layer having said impurity concentration N.sub.D.
- 7. An insulated gate type bipolar-transistor comprising:
- a first layer being made of a first conduction type semiconductor;
- a second layer being made of a second conduction type semiconductor interfacing with said first layer;
- a third layer being made of said first conduction type semiconductor formed in said second layer and having a higher impurity concentration than said second layer for forming a step junction with said second layer;
- a fourth layer being made of said second conduction type semiconductor formed in said third layer and distanced from said second layer by a predetermined dimension;
- a gate electrode being formed on a channel region established by a portion of said third layer left between said second layer and said fourth layer for said predetermined dimension via a gate insulation layer;
- a source electrode having a contact portion on both said third and fourth layers; and
- a drain electrode supplying a drain current through said first layer, wherein an impurity concentration N.sub.D of said second layer and a distance t.sub.e between said step junction between said second layer and said third layer and a junction between said second layer and said first layer is set so that:
- te<{2.multidot.K.sub.S .multidot..epsilon..sub.0 .multidot.V.sub.R /(q.multidot.N.sub.D)}.sup.1/2,
- wherein
- {2.multidot.K.sub.S .multidot..epsilon..sub.0 .multidot.V.sub.R /(q.multidot.N.sub.D)}.sup.1/2 =K.sub.S .multidot..epsilon..sub.0 .multidot.E.sub.CRIT /(q.multidot.N.sub.D),
- and wherein K.sub.S is a relative dielectric constant, .epsilon..sub.0 is a dielectric constant at vacuum, and q is an elemental amount of charge, E.sub.CRIT is an electrical field that produces an avalanche breakdown in a vicinity of said step junction between said second layer and said third layer, and V.sub.R is a voltage applied between said drain electrode and said source electrode that is lower than a voltage necessary to generate E.sub.CRIT when a bias voltage which does not form a channel in said channel region of said third layer is applied to said gate electrode against said source electrode.
- 8. An insulated gate type bipolar-transistor as set forth in claim 7, wherein the material for the semiconductors is silicon, said second layer has the impurity concentration N.sub.D of 2.0.times.10.sup.14 cm.sup.-3, and thickness t.sub.e of 48 .mu.m so that when 350V is applied between the source and the drain, a vertical transistor taking said first layer as an emitter, said second layer as a base and said third layer as a collector is punched through.
- 9. An insulated gate type bipolar-transistor as set forth in claim 7, wherein said second layer defined between said third layer and said first layer is of a single layer having said impurity concentration N.sub.D.
- 10. An insulated gate type bipolar transistor comprising:
- a first semiconductor layer of a first conductivity type;
- a second semiconductor layer of a second conductivity type being disposed on said first semiconductor layer;
- a third semiconductor layer of said first conductivity type selectivity being disposed at a surface of said second semiconductor layer;
- a fourth semiconductor layer of said second conductivity type selectively being formed at a surface of said third semiconductor layer, said third semiconductor layer being between said second semiconductor layer and said fourth semiconductor layer and serving as a channel region;
- a gate electrode being disposed over said channel region with a gate insulating film interposed therebetween;
- a source electrode being electrically connected to both said third and said fourth semiconductor layers;
- a drain electrode being electrically connected to said first semiconductor layer to supply a drain current through said first semiconductor layer; and
- a guard ring structure being disposed at said surface of said second semiconductor layer for improving a breakdown voltage,
- wherein an impurity concentration and a distance of said second semiconductor layer positioned between said third semiconductor layer and said first semiconductor layer are selected such that a depletion region extending from a pn junction between said third and said second semiconductor layers toward an inside of said second semiconductor layer reaches said first semiconductor layer under a drain-to-source voltage that is lower than a voltage causing an avalanche breakdown of said pn junction responsive to said pn junction being reverse biased when a bias voltage which does not form a channel in said channel region of said third semiconductor layer is applied to said gate electrode against said source electrode.
- 11. An insulated gate type bipolar transistor according to claim 10, further comprising a fifth semiconductor layer of said second conductivity type disposed at least in a vicinity of a junction between said first and second semiconductor layers, said fifth semiconductor layer having an impurity concentration higher than said second semiconductor layer and having a window which allows said first semiconductor layer to contact said second semiconductor layer directly.
- 12. An insulated gate type bipolar transistor according to claim 11, wherein said fifth semiconductor layer has one of a net-shaped and stripe-shape pattern.
- 13. An insulated gate type bipolar transistor comprising:
- a semiconductor substrate of a first conductivity type;
- a semiconductor layer of a second conductivity type being disposed on said semiconductor substrate, said semiconductor layer having a first region and a second region abutting said first region;
- base layers of said first conductivity type being disposed in said semiconductor layer at a surface of said first region;
- source layers of said second conductivity type being disposed in each based layer, each base layer constituting a portion of a respective unit cell, a junction of each source layer within a corresponding base layer terminating at a surface thereof and at a spacing from a junction between said corresponding base layer and said semiconductor layer:
- a gate electrode being located in said first region such that said gate electrode overlaps at least a channel region with a gate insulating film interposed therebetween, said channel region being defined by said spacing;
- a source electrode being electrically connected to both said corresponding base layer and a corresponding one of said source layers in each of said unit cells;
- a drain electrode being electrically connected to said semiconductor substrate; and
- at least one guard ring layer of said first conductivity type being disposed in said semicondcutor layer at a surface of said second region, a junction of said guard ring layer terminating at said surface of said second region,
- wherein an impurity concentration of said semiconductor layer and a distance between said each base layer and said semiconductor substrate are selected so as to allow a punch-through between said base layers and said semiconductor substrate so that no avalanche breakdown occurs in said semiconductor layer when a bias voltage which does not form a channel in said channel region is applied to said gate electrode against said source electrode.
- 14. An insulated gate type bipolar transistor according to claim 13, further comprising a buried layer of said second conductivity type disposed at least in a vicinity of a pn junction between said semiconductor substrate and said semiconductor layer, said buried layer having an impurity concentration higher than said semiconductor layer and having a window which allows said semiconductor substrate to contact said semiconductor layer directly.
- 15. An insulated gate type bipolar transistor according to claim 14, wherein said buried layer has one of a net-shaped and striped-shaped pattern.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-046710 |
Mar 1991 |
JPX |
|
Parent Case Info
This is a continuation of Ser. No. 08/524,158, filed Aug. 16, 1995, now abandoned which is a continuation of application Ser. No. 08/173,860, filed on Dec. 23, 1993, which was abandoned upon the filing hereof which was a continuation of application Ser. No. 07/849,689, filed Mar. 11, 1992, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (4)
Number |
Date |
Country |
080044 |
Jun 1983 |
EPX |
416805 |
Mar 1991 |
EPX |
35 19 389 A1 |
Dec 1985 |
DEX |
64-54765 |
Aug 1987 |
JPX |
Continuations (3)
|
Number |
Date |
Country |
Parent |
524158 |
Aug 1995 |
|
Parent |
173860 |
Dec 1993 |
|
Parent |
849689 |
Mar 1992 |
|