Claims
- 1. A semiconductor apparatus, which has a drain terminal, a gate terminal and a source terminal, comprising:a first transistor with its drain being connected to said drain terminal and its source being connected to said source terminal; a second transistor whose source-drain path is provided between a gate of said first transistor and said gate terminal; a third transistor with its body and source being connected to a body of said second transistor, its drain being connected to said gate terminal and its gate being connected to said source terminal; a fourth transistor with its body and source being connected to said body of said second transistor, its drain being connected to said source terminal and its gate being connected to said gate terminal; and a fifth transistor with its body and source being connected to a body of said second transistor, its drain being connected to said gate terminal, and its gate being connected to a node whose potential is between a potential of said drain terminal and a potential of said source terminal.
- 2. A semiconductor apparatus according to claim 1, further comprising:a first diode with its anode being connected to said source terminal and its cathode being connected to said gate of said fifth transistor, and a first resistor provided between said anode and cathode of said first diode.
- 3. A semiconductor apparatus according to claim 2, further comprising:a second diode with its anode being connected to said gate of said fifth transistor and its cathode being connected to the drain terminal.
- 4. A semiconductor apparatus according to claim 3, further comprising:a second resistor provided between said cathode of said second diode and said drain terminal.
- 5. A semiconductor apparatus according to claim 1, wherein said fifth transistor is turned on, when both said third and fourth transistor are off state and said potential of said drain terminal is higher than said potential of said source terminal.
- 6. A semiconductor apparatus according to claim 1, further comprising:a sixth transistor whose source-drain path is provided between a gate of said first transistor and said source terminal; and a protection circuit which detects an overload condition or an overheating condition of said first transistor, wherein said protection circuit increases source-drain resistance of said second transistor and decreases source-drain resistance of said sixth transistor, when said protection circuit detects said overload condition or said overheating condition.
- 7. A semiconductor apparatus according to claim 1, further comprising:a first semiconductor region of a first type; a second semiconductor region of a second type which is in contact with said first semiconductor region; a third semiconductor region of said first type which is covered by said second semiconductor region; a fourth semiconductor region of said second type which is in contact with said first semiconductor region; and fifth and sixth semiconductor regions of said first type which are covered by said fourth semiconductor region, wherein said first transistor includes said first to third semiconductor regions and said second transistor includes said fourth to sixth semiconductor regions, and said drain terminal is connected to said first semiconductor region, said source terminal is connected to said third semiconductor region and said gate terminal is connected to said fifth semiconductor region.
- 8. A semiconductor apparatus according to claim 7, wherein said first type is n-type and said second type is p-type.
- 9. A semiconductor apparatus, which has a drain terminal, a gate terminal and a source terminal, comprising:a first transistor with its drain being connected to said drain terminal and its source being connected to said source terminal; a second transistor whose source-drain path is provided between a gate of said first transistor and said gate terminal; and a first switching circuit which is provided between said gate terminal and a body of said second transistor, wherein said first switching circuit is controlled by one of a first voltage between said gate terminal and said source terminal and a second voltage between said drain terminal and said source terminal.
- 10. A semiconductor apparatus according to claim 9, further comprising:a second switching circuit which is provided between said source terminal and said body of said second transistor, wherein said second switching circuit is controlled by said first voltage.
- 11. A semiconductor apparatus according to claim 10, wherein said first switching circuit is on state and said second switching circuit is off state, when said potential of said gate terminal is negative relative to said potential of said source terminal;said first switching circuit is off state and said second switching circuit is on state, when said potential of said gate terminal is positive relative to said potential of said source terminal; and said first switching circuit is on state and said second switching circuit is off state, when said potential of said drain terminal is positive relative to said potential of said source terminal.
- 12. A semiconductor apparatus according to claim 9, wherein said first switching circuit includes a first MOSFET with its body and source being connected to a body of said second transistor, and its drain being connected to said gate terminal, and its gate being connected to a node whose potential is between a potential of said drain terminal and a potential of said source terminal.
- 13. A semiconductor apparatus according to claim 12, wherein said first switching circuit further includes a second MOSFET with its body and source being connected to a body of said second transistor, its drain being connected to said gate terminal and its gate being connected to said source terminal.
- 14. A semiconductor apparatus according to claim 9, wherein said first switching circuit includes:a MOSFET with its body and source being connected to a body of said second transistor, its drain being connected to said gate terminal and its gate being connected to said source terminal; and a resistor provided between said gate terminal and said body of said second transistor.
- 15. A semiconductor apparatus according to claim 10, wherein said second switching circuit includes a third MOSFET with its body and source being connected to said body of said second transistor, its drain being connected to said source terminal and its gate being connected to said gate terminal.
- 16. A semiconductor apparatus according to claim 10, wherein said second switching circuit includes a diode with its anode being connected to said body of said second transistor and its cathode being connected to said source terminal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8-344993 |
Dec 1996 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 08/998,644, filed on Dec. 29, 1997, now U.S. Pat. No. 6,057,998 (May 2, 2000) the entire disclosure of which is hereby incorporated by reference.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5200879 |
Sasagawa et al. |
Apr 1993 |
|
5383082 |
Nishizawa |
Jan 1995 |
|
6057998 |
Sakamoto et al. |
May 2000 |
|
Foreign Referenced Citations (3)
Number |
Date |
Country |
6-244414 |
Sep 1994 |
JP |
7-58293 |
Mar 1995 |
JP |
9-139633 |
May 1997 |
JP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/998644 |
Dec 1997 |
US |
Child |
09/489736 |
|
US |