1. Field of the Invention
The present invention generally relates to an integrated cable modem that is configured on a common integrated circuit (IC) substrate, such as a silicon substrate.
2. Background Art
Television signals are transmitted at radio frequencies (RF) using terrestrial, cable, or satellite transmission schemes. Terrestrial and cable TV signals are typically transmitted at frequencies of approximately 57 to 860 MHz, with 6 MHz channel spacings in the United States and 8 MHz channel spacing in Europe. Satellite TV signals are typically transmitted at frequencies of approximately 980 to 2180 MHz.
Regardless of the transmission scheme, a tuner is utilized to select and down-convert a desired channel from the TV signal to an intermediate frequency (IF) signal or a baseband signal, which is suitable for processing and display on a TV or computer screen. The tuner should provide sufficient image rejection and channel selection during down-conversion as is necessary for the specific application. Historically, the National Television Standards Committee (NTSC) sets standards for television signal transmission, reception, and display. To process a NTSC signal, it is preferable that the tuner have a high-level of image rejection. However, more or less image rejection can be required for non-NTSC signals depending on the specific application and the corresponding display requirements. The output of the tuner can be coupled to a cable modem or to an integrated set-top box.
Furthermore, in a cable modem, the upstream path typically includes a power amplifier to amplify the upstream signal from the user for transmission over the cable.
In conventional systems, both the tuner IC and the power amplifier IC are typically implemented on separate substrates from the cable modem IC, where the cable modem IC typically includes the digital portions of the cable modem. Therefore, a cable modem assembly typically includes at least 3 substrates, namely, the tuner IC, the power amplifier IC, and the cable modem IC.
What is needed is a single chip configuration for the cable modem or a set-top box so that the tuner and the upstream power amplifier are integrated with the cable modem or the set-top box.
The present invention is an integrated cable modem tuner. In one embodiment, the upstream path and the downstream path are integrated on a common semiconductor substrate. The down-stream path can include a TV tuner and digital receiver portion that are integrated on a common semiconductor substrate with the power amplifier of the upstream path.
In another embodiment, the TV tuner is implemented on a first semiconductor substrate and the digital receiver portion and the power amplifier are configured on a second semiconductor substrate. However, the two substrates are mounted on a common carrier so that the cable modem appears to be a single chip configuration to the end-user.
In one embodiment, the TV tuner is implemented using a quadrature direct down-conversion tuner that can down-convert the signal from RF to a low frequency IF or baseband. The quadrature direct conversion tuner also removes the need for an off-chip channel selection filter, because the down-conversion is directly to baseband without an intermediate frequency. The quadrature direct conversion tuner can also correct any IQ errors between the in-phase and quadrature channels as well as any frequency errors using information provided from the receiver.
The present invention is described with reference to the accompanying drawings. In the drawings, like reference numbers indicate identical or functionally similar elements. Additionally, the left-most digit(s) of a reference number identifies the drawing in which the reference number first appears.
The cable modem assembly 100 includes a diplexer 104, a tuner IC 106, and a cable modem IC 108. The diplexer 104 is connected to the cable 102 and separates a downstream signal 105 from an upstream signal 121. The downstream signal 105 carries data and information (e.g., TV programming and/or internet service) from a cable head-end to the cable modem assembly 100. The upstream signal 121 carries user data and information from the cable modem assembly 100 to the cable head-end.
The tuner IC 106, the upstream power amplifier 122, and the cable modem IC 108 are conventionally on separate integrated circuits from each other. In other words, the tuner IC 106 and the power amplifier 122 are not conventionally integrated on the same substrate with the cable modem IC 108 due to size and complexity, and also to separate the analog functions of the tuner IC 106 and the power amplifier 122 from the digital functions of the cable modem IC 108.
During down-stream operation, the tuner 106 receives the down-stream signal 105 having multiple channels and down-converts a selected channel to an IF frequency, to produce an IF signal 107. For instance, the down-stream signal 105 can include multiple TV channels that typically have 6 MHz frequency spacings and cover a range of 54-860 MHz, and where a selected channel is down-converted to an IF frequency at 44 MHz, 36 MHz, or some other desired IF frequency for further processing. The selected channel is then output as an IF signal 107 to the cable modem IC 108 for further processing. The frequencies listed herein are not meant as a limitation and are provided for example purposes only.
The cable modem 108 includes an ADC 110, a Nyquist filter 114, a symbol timing recovery circuit 116, an equalizer 118, a MPEG decoder 120, and a digital I/O interface 130, which can be referred to as the digital receiver portion of the down-stream path. Furthermore, the upstream path of the cable modem 108 includes an upstream power amplifier 122, a digital-to-analog converter 124, a media access control 126, and control circuitry 128.
During down-stream operation, the analog-to-digital converter (ADC) 110 receives the IF signal 107 that is output from the tuner IC 106 and digitizes the IF signal 107. The Nyquist filter 114, the symbol timing recovery 116, the equalizer 118, and the MPEG decoder 120 perform their respective signal processing, and output to the control circuitry 128. The control circuitry 128 is coupled to the digital output 132 to provide Ethernet and USB communications.
For upstream processing, the cable modem IC 108 receives transmit information from the user via the digital control interface 134 or through the digital I/O interface 130. The control circuitry 128, the MAC 126, and the digital-to-analog converter 124 perform their respective signal processing prior to power amplification by the power amplifier 122 to produce the upstream signal 121. As discussed above, it is noted that the upstream power amplifier 122 is external to the cable modem IC 108 in addition to the external tuner 106.
There are numerous advantages to the single chip cable modem 200 that is shown in
In one embodiment, the tuners 204 and 304 are a dual conversion tuner. For example.
The tuner assembly 400 receives an RF input signal 401 having multiple channels and down-converts a selected channel to an IF frequency, to produce an IF signal 433. For instance, the RF input signal 401 can include multiple TV channels that typically have 6 MHz frequency spacings and cover a range of 54-860 MHz, and where the selected channel is down-converted to an IF frequency at 44 MHz, 36 MHz or some other desired IF frequency for further processing. The frequencies listed herein are not meant as a limitation and are provided for example purposes only. The structure and operation of the tuner assembly 400 are described in further detail below.
The AGC circuit 402 provides automatic gain control using a variable resistor network 404 and a low noise amplifier (LNA) 406. The variable resistor network 404 attenuates the RF input signal 401 according to a control signal 403. In embodiments, the control signal 403 is based on the signal amplitude of the IF signal 433, so that the RF front-end gain can be adjusted to achieve a desired amplitude for the IF signal 433. The LNA 406 provides low noise amplification and converts a single-ended input signal to a differential RF signal 407.
Tuner 434 is one embodiment of the tuner ICs 204 and 304 that are shown in
The SAW filters 414 and 430 could be implemented on the carrier 302 of the cable modem 300 that is shown in
The operation of the tuner 434 is described as follows and in reference to
The specific frequencies mentioned in the description of the tuner assembly 400, and throughout this application, are given for example purposes only and are not meant to be limiting. Those skilled in the arts will recognize other frequency applications for the tuner assembly 400 based on the discussion given herein. These other frequency applications are within the scope and spirit of the present invention.
Furthermore, it is noted that the tuner assembly 400 is configured for differential operation. For instance, the first mixer 408, the bandpass filter 414, the second mixer 418, the first LO signal 409, and the second LO signal 419 are all configured with differential inputs and outputs to reduce signal distortion. However, the present invention is not limited to differential operation, and can be implemented in single ended configurations.
In another embodiment, the tuners 204 and 304 are implemented as a direct conversion digital tuner. For example, a direct sampling tuner includes a low noise amplifier (LNA) and an optional dynamically configurable band pass filter coupled to the low noise amplifier. The optional filter is configured to pass a selected band of channels. The tuner further includes a relatively high accuracy, multi-bit analog-to-digital converter (“ADC”) coupled to the LNA or to the optional dynamically configurable band pass filter. The ADC operates at greater than twice a frequency of a sampled signal. The ADC directly samples the spectrum of the selected channels at the Nyquist frequency, thus avoiding image problems presented by conventional tuners. The direct conversion digital tuner is further described in U.S. application Ser. No. 10/952,168, titled “Direct Digital Conversion Tuner and Method for Making the Same, filed on Sep. 29, 2004, which is incorporated herein by reference in its entirety. Furthermore, the high accuracy, multi-bit ADC is further described in U.S. patent application Ser. No. 10/085,071, which is incorporated herein by reference in its entirety.
In another embodiment, the tuners 204 and 304 are single conversion tuners that down-convert the RF input signal to an IF or a baseband signal that is then digitized. In yet another embodiment, the tuners 204 and 304 are quadrature direct conversion tuner that are capable of down-converting a quadrature signal directly to baseband and also performing A/D conversion and demodulation. The quadrature direct conversion tuner also removes the need for an off-chip channel selection filter, because the down-conversion is directly to baseband without an intermediate frequency. The quadrature direct conversion tuner can also correct any IQ errors between the in-phase and quadrature channels, and also as any frequency errors.
During operation, the direct down conversion circuit 506 receives a RF input signal 501. The RF input signal 501 is generally amplified by the low-noise amplifier 544. For instance, a discrete low-noise amplifier, such as Broadcom part number BCM 3405, can be coupled to the input of the quadrature direct down conversion circuit 506. In an alternate embodiment, the amplifier 544 is integrated on-chip with the quadrature direct down-conversion circuit 506.
The mixers 502a and 502b mix the RF input signal 501 and a quadrature local oscillator signal 539 to provide a down-converted signal. More specifically, mixer 502a mixes the RF input signal 501 and a first quadrature component 539a of the local oscillator signal to provide a first down-converted quadrature component 507a. Mixer 502b mixes the RF input signal 501 and a second quadrature component 539b of the local oscillator signal to provide a second down-converted quadrature component 507b. The first and second quadrature components 507a and 507b can be at baseband or a low frequency IF depending on the operating frequency of the local oscillator. One or more low pass filters (LPFs) 504 can be included to reduce or eliminate unwanted signal energy.
A multiplexer 508 selects the first down-converted quadrature component 507a or the second down-converted quadrature component 507b to be sent to the analog-to-digital converter (ADC) 510. The receiver 500 includes a single ADC 510 for illustrative purposes, though the scope of the present invention is not limited in this respect. Separate ADCs could be used for the quadrature channels. However, a single ADC does not cause gain and/or linearity mismatches between the quadrature components that can occur when two ADCs are utilized. Further, a single ADC reduces the size of the tuner 500, as compared to using two ADCs.
The multiplexer 508 interleaves samples of the first down-converted quadrature component 507a and the second down-converted quadrature component 507b to provide an interleaved sample of the down-converted quadrature components to the ADC 510. In one embodiment, the multiplexer 508 toggles at a rate equal to at least twice the effective sampling rate of the ADC 510, so that both quadrature components can be adequately sampled. For example, sampling at this rate can facilitate accurate conversion of the down-converted quadrature components 507a and 507b by the ADC 510.
The ADC 510 converts the interleaved sampling of the down-converted quadrature components into a digital signal. According to an embodiment, the sampling rate of the ADC 510 equals the interleaving rate of the multiplexer 508 plus an over sampling ratio. By oversampling, the ADC 510 can extend the noise performance of the ADC 510 and/or reduce the number of bits required by the ADC 510.
A demultiplexer 512 de-interleaves the digital samples of the down-converted quadrature components provided by the ADC 510 to provide quadrature digital signals 513a and 513b. In an embodiment, the de-multiplexer 512 toggles at a rate equal to the toggle rate of the multiplexer 508.
The demodulation circuit 516 receives quadrature digital signals 513a and 513b and provides a demodulated signal 517. The demodulated signal 517 is a data output that can be further processed for audio/video display, etc. In an embodiment, the demodulation circuit 516 is a quadrature amplitude modulation (QAM) demodulation circuit. For example, the demodulation circuit 516 can include a Nyquist filter, a variable rate symbol demodulator, an equalizer, and a carrier recovery loop (all not shown for convenience).
An IQ error detection circuit 518 is coupled to the demodulation circuit 516 and determines an amplitude and/or phase error between the I and Q channels. The IQ error detection circuit 518 can also include a carrier tracking loop that determines any frequency error in the down-converted signals 507a and 507b, which can then be corrected by the local oscillator circuit 546. The IQ error detection circuit 518 forwards the IQ error to a summer 520, which also receives a desired frequency for down-conversion. The desired frequency identifies the desired frequency or channel that is to be selected from the RF input signal 501. The local oscillator circuit 546 then sets the frequency of the local oscillator signal based on the selected channel of the RF input signal 501. The local oscillator circuit 546 also adjusts quadrature LO components 539a and 539b so as to correct any IQ amplitude or phase errors, as discussed further below.
The local oscillator circuit 546 includes a Direct Digital Frequency Synthesizer (DDFS) 522 and a memory 521 to generate a digital representation of the local oscillator signal. The memory 521 stores a read-only memory (ROM) lookup table. The ROM lookup table includes a plurality of entries, where each entry represents a phase of the local oscillator signal or a sine or cosine thereof. The DDFS 522 can retrieve an entry from the ROM lookup table at each cycle or half-cycle of the VCO clock, for example, to provide the digital representation of the local oscillator signal.
The DDFS 522 generates a digital sinewave having I Q components based on the desired channel input from the summer 520. The DDFS 522 digitally converts phase information relating to the local oscillator signal to a digitized sinusoidal waveform. The DDFS 522 receives the phase information from the memory 521. The DDFS 522 provides faster frequency switching, lower phase noise, and/or higher frequency resolution, as compared to standard phase-locked loop (PLL) frequency synthesizers.
The DDFS 522 includes a phase accumulator 524 to receive phase information relating to the local oscillator signal with each successive clock cycle of the local oscillator circuit 546. For example, the phase accumulator 524 can receive first phase information during a first clock cycle, and second phase information during a second clock cycle, and so on.
The DDFS 522 further includes a phase-to-sine converter 526 to convert phase information received from the memory 521 into a digitized sinusoidal waveform. For example, the phase-to-sine converter 526 can provide a first waveform representing the sine of the phase information and a second waveform representing the cosine of the phase information. The first waveform is a first quadrature component 527a of the local oscillator signal, and the second waveform is a second quadrature component 527b of the local oscillator signal, wherein the first and second components are digital representations of the local oscillator signal.
According to another embodiment, the memory 521 also stores a frequency offset value. For example, the offset value can indicate a difference between the actual frequency of the local oscillator signal and the desired frequency of the local oscillator signal. The frequency of the local oscillator signal can be set based on the offset value. For instance, the offset value can be combined with the local oscillator signal to provide a frequency-shifted local oscillator signal.
The memory 521 can also store a phase offset that indicates a phase difference between quadrature components of the local oscillator signal, determined by the demodulation circuit 516, for example. The offset value can be used to adjust the phase of at least one of the quadrature components of the local oscillator signal. Utilizing the offset value to correct the phase difference between the quadrature components of the local oscillator signal can eliminate the need for other quadrature correcting circuitry or software. For example, correcting the quadrature of the local oscillator signal using the DDFS 522 can reduce the number of components needed in the receiver 500, thereby reducing the cost of the receiver in an embodiment.
In summary, the quadrature components of the local oscillator signal are generated independently in accordance with the embodiment shown in
The frequency of the local oscillator signal can be based on a frequency control word associated with the local oscillator signal. For instance, a clock signal can be multiplied by the frequency control word to calculate the frequency of the local oscillator signal. The offset value stored in the memory 521 can be used to calculate the frequency control word associated with the local oscillator signal. In an embodiment, the offset value is used to set the frequency of at least one of the quadrature components of the local oscillator signal.
According to another embodiment, the receiver 500 includes two DDFSs. For instance, a first DDFS can be used to convert phase information relating to a first quadrature component of the local oscillator signal to a first digitized sinusoidal waveform. The second DDFS can be used to convert phase information relating to a second quadrature component of the local oscillator signal to a second digitized sinusoidal waveform.
The digital representations 527 of the local oscillator quadrature components are provided to digital-to-analog converters (DACs) 528. The DACs 528 can convert the digital representations into analog local oscillator signals. For instance, the DACs 528 can directly generate the analog local oscillator signals. Alternatively, the DACs 528 can generate reference signals, which can be used by phase-locked loops (PLLs), such as PLLs 542, to generate the analog local oscillator signals 539a and 539b as shown in
Filters 530 are coupled to the output of the DACs 528 so as to reduce or eliminate unwanted frequencies from the quadrature local oscillator signals. The filters 530 can be low pass filters or bandpass filters. According to an embodiment, the filters 530 are narrow-band bandpass filters. For direct conversion, the filters 530 can be set at a particular frequency or range of frequencies that represents the desired channel of the RF input signal. In a first embodiment, the passband of the filters 530 are tunable and set based on the frequency of the local oscillator signal set by the local oscillator circuit 546. In a second embodiment, the passband of the filters 530 are set at a predetermined frequency or range of frequencies, and the local oscillator circuit 546 manipulates the frequency of the local oscillator signal to be within the passband of the filters 530. For example, the local oscillator circuit 546 can multiply the frequency of the local oscillator signal by a factor based on the selected channel of the RF input signal 501.
Phase Lock Loops (PLL) 542 are coupled to the outputs of the filters 530, and provide the quadrature components 539a and 539b of the local oscillator signal to the direct down conversion circuit 506 to be mixed with the RF input signal 501. A PLL 542 is included for each quadrature component of the local oscillator signal. However, a single PLL can be used to filter both quadrature components.
The PLLs 542 can multiple the frequency of the local oscillator signal by a predetermined factor. For example, the PLL 542 can multiply the frequency of the local oscillator signal by a factor in the range from approximately two to approximately thirty. Other factors could be used. The PLLs 542 can increase the frequency of the local oscillator signal by a factor of six in a cable modem system, for example. The PLLs 542 can increase the frequency of the local oscillator signal by a factor of twelve in a satellite communication system, to provide another example.
Using the PLLs 542 to multiply the frequency of the local oscillator signal by a fixed value allows the DACs 528 to sample at a lower rate. For example, the sampling rate of the DACs 528 is decreased by a factor that is proportional to the factor by which the frequency of the local oscillator is multiplied in an embodiment. Using the PLLs 528 to multiply the frequency of the local oscillator signal by a fixed value can enable the size of the PLLs 528 to be reduced, as compared to the situation in which the PLLs 528 are used to multiply the frequency of the local oscillator by a variable factor to generate the frequency of the local oscillator signal.
According to an embodiment of the present invention, the direct down conversion circuit 506, the demodulation circuit 516, and the local oscillator circuit 546 are on a common substrate. One or more of the multiplexer 508, the ADC 510, the demultiplexer 512, the DAC 528, the memory 521, IQ correction circuit 518, and the filters 530 can be on the common substrate, as well. Combining elements, such as those mentioned above, on a common substrate reduces the cumulative circuit area required by the elements, and therefore the overall chip cost.
The quadrature direct conversion tuner 500 is further described in U.S. patent application Ser. No. 10/902,477, titled “Apparatus and Method for Integration of Tuner Functions in a Digital Receiver, which is incorporated by reference herein in its entirety.
As discussed above in reference to
Quadrature paths of the tuner 700 are generally not completely isolated from each other. For instance, a first quadrature component traveling along a first path 513a can include information from a second quadrature component traveling along a second path 513b, and vice versa. The baseband equalizer 710 can determine how much information from one quadrature component is included in the other quadrature component, and vice versa. The baseband equalizer 710 generally subtracts the second quadrature component information or a portion thereof from the first quadrature component. The baseband equalizer 710 typically subtracts the first quadrature component information or a portion thereof from the second quadrature component.
The equalizer 710 is further described in U.S. Provisional Patent Application No. 60/661,165, filed on Mar. 14, 2005, which is incorporated herein by reference.
Example embodiments of the methods, systems, and components of the present invention have been described herein. As noted elsewhere, these example embodiments have been described for illustrative purposes only, and are not limiting. Other embodiments are possible and are covered by the invention. Such other embodiments will be apparent to persons skilled in the relevant art(s) based on the teachings contained herein. Thus, the breadth and scope of the present invention should not be limited by any of the above-described exemplary embodiments, but should be defined only in accordance with the following claims and their equivalents.
This Application claims the benefit of U.S. Provisional Application No. 60/572,773, filed on May 21, 2004, which is incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4006420 | Schittko | Feb 1977 | A |
4162452 | Ash | Jul 1979 | A |
4340975 | Onishi et al. | Jul 1982 | A |
4352209 | Ma | Sep 1982 | A |
4408347 | Ash | Oct 1983 | A |
4408349 | Yukawa | Oct 1983 | A |
4496979 | Yu et al. | Jan 1985 | A |
4555809 | Carlson | Nov 1985 | A |
4855835 | Tobita | Aug 1989 | A |
4858159 | Wheelwright et al. | Aug 1989 | A |
5020147 | Okanobu | May 1991 | A |
5200826 | Seong | Apr 1993 | A |
5321852 | Seong | Jun 1994 | A |
5554987 | Ooga | Sep 1996 | A |
5564098 | Rodal et al. | Oct 1996 | A |
5568512 | Rotzoll | Oct 1996 | A |
5584066 | Okanobu | Dec 1996 | A |
5625307 | Scheinberg | Apr 1997 | A |
5625325 | Rotzoll et al. | Apr 1997 | A |
5692279 | Mang et al. | Dec 1997 | A |
5734589 | Kostreski et al. | Mar 1998 | A |
5737035 | Rotzoll | Apr 1998 | A |
5739730 | Rotzoll | Apr 1998 | A |
5757220 | Murden et al. | May 1998 | A |
5790946 | Rotzoll | Aug 1998 | A |
5822687 | Bickley et al. | Oct 1998 | A |
5847612 | Birleson | Dec 1998 | A |
5856975 | Rostoker et al. | Jan 1999 | A |
5930696 | Tzuang et al. | Jul 1999 | A |
6011962 | Lindenmeier et al. | Jan 2000 | A |
6041056 | Bigham et al. | Mar 2000 | A |
6163684 | Birleson | Dec 2000 | A |
6177964 | Birleson et al. | Jan 2001 | B1 |
6370603 | Silverman et al. | Apr 2002 | B1 |
6377315 | Carr et al. | Apr 2002 | B1 |
6438123 | Chapman | Aug 2002 | B1 |
6484042 | Loke | Nov 2002 | B1 |
6535510 | Kalkunte et al. | Mar 2003 | B2 |
6757909 | Maruo et al. | Jun 2004 | B1 |
6778611 | Ungerboeck | Aug 2004 | B1 |
6807193 | Beser | Oct 2004 | B1 |
6886180 | Sandberg et al. | Apr 2005 | B1 |
6914883 | Dharanikota | Jul 2005 | B2 |
6993016 | Liva et al. | Jan 2006 | B1 |
7006318 | Stence et al. | Feb 2006 | B2 |
7010059 | Song et al. | Mar 2006 | B2 |
7017176 | Lee et al. | Mar 2006 | B1 |
7113484 | Chapman et al. | Sep 2006 | B1 |
7120427 | Adams et al. | Oct 2006 | B1 |
7136381 | Battle et al. | Nov 2006 | B2 |
7146007 | Maruo et al. | Dec 2006 | B1 |
7207106 | Abe et al. | Apr 2007 | B2 |
7245638 | Agazzi et al. | Jul 2007 | B2 |
7305222 | Khorram | Dec 2007 | B2 |
7327726 | Kye | Feb 2008 | B2 |
7379472 | Pantelias et al. | May 2008 | B2 |
7403486 | Flask | Jul 2008 | B2 |
7522901 | Dauphinee | Apr 2009 | B2 |
7535976 | Jaffe et al. | May 2009 | B2 |
7554978 | Parker | Jun 2009 | B1 |
20010053319 | Swanstrom et al. | Dec 2001 | A1 |
20010055319 | Quigley et al. | Dec 2001 | A1 |
20020065907 | Cloonan et al. | May 2002 | A1 |
20020073431 | Nikolich | Jun 2002 | A1 |
20020080898 | Agazzi et al. | Jun 2002 | A1 |
20020093970 | Amit | Jul 2002 | A1 |
20020106018 | D'Luna et al. | Aug 2002 | A1 |
20020131426 | Amit et al. | Sep 2002 | A1 |
20020176416 | Ben-Ze'ev et al. | Nov 2002 | A1 |
20020188957 | Jantzi et al. | Dec 2002 | A1 |
20030061623 | Denney et al. | Mar 2003 | A1 |
20030181211 | Razavilar et al. | Sep 2003 | A1 |
20040169773 | Johnson | Sep 2004 | A1 |
20040172658 | Rakib et al. | Sep 2004 | A1 |
20040230997 | Kaylani | Nov 2004 | A1 |
20040246687 | Abe et al. | Dec 2004 | A1 |
20050071882 | Rodriguez et al. | Mar 2005 | A1 |
20050094714 | Robinson | May 2005 | A1 |
20050123029 | Vorenkamp et al. | Jun 2005 | A1 |
20050157818 | Dauphinee | Jul 2005 | A1 |
20050226242 | Parker | Oct 2005 | A1 |
20050262542 | DeWeese et al. | Nov 2005 | A1 |
20060023813 | Jaffe et al. | Feb 2006 | A1 |
20060026657 | Kuhlmann et al. | Feb 2006 | A1 |
20060026659 | McMullin et al. | Feb 2006 | A1 |
20060026661 | McMullin et al. | Feb 2006 | A1 |
20060064583 | Birnbaum et al. | Mar 2006 | A1 |
20060088056 | Quigley et al. | Apr 2006 | A1 |
20060123457 | Chen et al. | Jun 2006 | A1 |
20060203901 | Tan et al. | Sep 2006 | A1 |
20070030806 | Pantelias et al. | Feb 2007 | A1 |
20070214482 | Nguyen | Sep 2007 | A1 |
20070291784 | Chan et al. | Dec 2007 | A1 |
20070294738 | Kuo et al. | Dec 2007 | A1 |
20080020797 | Denney et al. | Jan 2008 | A1 |
20080198269 | Gomez | Aug 2008 | A1 |
Number | Date | Country |
---|---|---|
0473373 | Mar 1992 | EP |
WO 0076265 | Dec 2000 | WO |
WO 0117168 | Mar 2001 | WO |
WO 0174079 | Oct 2001 | WO |
WO 0247383 | Jun 2002 | WO |
Entry |
---|
Ducourant et al., “A 3 Chip G&As Double Conversion TV Tuner System With 70 dB Image Rejection,” IEEE 1989 Microwave and Millimeter-Wave Monolithic Circuits Symposium, pp. 87-90. |
Farmer, “Specifications for Tuner Design for Use in Cable Ready Television Receivers and VCRs,” IEEE Transactions on Consumer Electronics, vol. 36, No. 3, Aug. 1990, pp. 660-668. |
Maas, “Microwave Mixers,” Artech House, Copyright, 1986, pp. 248-251. |
Final Office Action for U.S. Appl. No. 11/133,237 mailed Jun. 19, 2009, 26 pages. |
Final Office Action for U.S. Appl. No. 11/133,237 mailed May 5, 2010, 26 pages. |
Non-Final Office Action for U.S. Appl. No. 11/133,237 mailed Dec. 12, 2008, 19 pages. |
Non-Final Office Action for U.S. Appl. No. 11/133,237 mailed Jun. 21, 2011, 20 pages. |
Non-Final Office Action for U.S. Appl. No. 11/133,237 mailed Sep. 30, 2009, 21 pages. |
van Sinderen, J. et al., “A 48-860MHz Digital Cable Tuner IC with Integrated RF and IF Selectivity”, Power Point Slides from International Solid-State Circuts Conference, Feb. 2003,pp. 1-20. |
van Sinderen, J. et al., “A 48-860MHz Digital Cable Tuner IC with Intergrated RF and IF Selectivity”, Solid-State Circuits Conference, 2003. Digest of Technical Papers. ISSCC. 2003 IEEE International, 2003, vol. 1, pp. 444-506, ISSN: 0193-6530. |
Droitcourt, J.L., “Understanding How Interactive Television Set Top Box Works . . . And What It Will Mean to The Customer,” International Broadcasting Convention (Sep. 14-18, 1995, London, England), Conference Publication No. 413, pp. 382-394, IEE (1995). |
“BCM 7110 Single-Chip Set-Top Box with DOCSIS 1.1 and PVR” [online], Product Brief, Broadcom Corporation (2002) [retrieved on Aug. 22, 2002]. Retrieved from the Internet: <URL: http://www.broadcom.com/products/7110.html> (2 pages). |
“BCM 7110 Single-Chip Set-Top Box with DOCSIS 1.1 and PVR” [online], Broadcom Product Site Guide [retrieved on Aug. 22, 2002]. Retrieved from the Internet: <URL: http://www.broadcom.com/products/7110.html> (2 pages). |
“BCM3345 High-Performance Single-Chip DOCSIS/EURODOCSIS Cable Modem” [online], Broadcom Products Site Guide [retrieved on Oct. 11, 2002]. Retrieved from the Internet: <URL: http://www.broadcom.com/products/3345.html> (2 pages). |
“BCM3345 High-Performance Single-Chip DOCSIS/EURODOCSIS Cable Modem” [online], BCM3345 Product Brief, Broadcom Corporation (2002) [retrieved on Oct. 11, 2002]. Retrieved from the Internet: <URL: http://www.broadcom.com/products/3345.html> (2 pages). |
“BCM3350 QAMlink Single-Chip Cable Modem” [online], Broadcom Products Site Guide [retrieved on Oct. 11, 20002]. Retrieved from the Internet: <URL: http://www.broadcom.com/products/3350.html> (2 pages). |
“BCM3350 QAMlink Single-Chip Cable Modem” [online], BCM 3350 Product Brief, Broadcom Corporation (2001) [retrieved on Oct. 11, 2002]. Retrieved from the Internet: <URL: http://www.broadcom.com/products/3350.html> (2 pages). |
“BCM3250 QAMLink Advanced Set-Top Box Single-Chip Front-End” [online], Broadcom Product Site Guide [retrieved on Oct. 11, 2002]. Retrieved from the Internet: <URL:http://www.broadcom.com/products/3250.html> (2 pages). |
“BCM3250 QAMLink Advanced Set-Top Box Single-Chip Front-End” [online], BCM3250 Product Brief, Broadcom Corporation (2002) [retrieved on Oct. 11, 2002]. Retrieved from the Internet: <URL:http://www.broadcom.com/products/3250.html> (2 pages). |
“High-Definition Video UMA Subsystem with 2D Graphics” [online], BCM7020R products Brief, Broadcom Corporation (2002) [retrieved on Oct. 11, 2002]. Retrieved from the Internet: <URL: http://www.broadcom.com/products/7020.html> (2 pages). |
“High-Definition Video UMA Subsystem with 2D Graphics” [online], Broadcom Product Site Guide [retrieved on Oct. 11, 2002]. Retrieved from the Internet: <URL: http://www.broadcom.com/products/7020.html> (2 pages). |
Final Office Action for U.S. Appl. No. 11/133,237 mailed Oct. 24, 2011, 23 pages. |
Number | Date | Country | |
---|---|---|---|
20060026659 A1 | Feb 2006 | US |
Number | Date | Country | |
---|---|---|---|
60572773 | May 2004 | US |