The invention relates generally to the field of integrated circuits. More particularly, the invention relates to an integrated capacitor in an integrated circuit.
Passive components such as capacitors are extensively used in integrated circuit (IC) design for radio-frequency (RF) and mixed-signal applications, such as bypassing, inter-stage coupling, and in resonant circuits and filters. One of the most commonly used capacitors is the metal-oxide-metal (MOM) capacitor.
As devices become smaller and circuit density increases, it is desirable that capacitors maintain their level of capacitance while taking up a smaller floor area on the circuit. There is a strong need in this filed to provide such improved integrated MOM capacitor devices without adding any extra photomask.
It is one object of the invention to provide an improved MOM capacitor structure that is compatible with current high-K/metal-gate (HK/MG) processes, particularly those high-K/gate-last processes or high-K/gate-last strain enhanced processes.
According to one aspect of the invention, an integrated capacitor is provided. The integrated capacitor includes a semiconductor substrate comprising a trench isolation area; a first interlayer dielectric (ILD) layer covering the trench isolation area; a first electrode plate comprising at least a first contact layer in the first ILD layer, wherein the contact layer is disposed directly on the trench isolation area; a second electrode plate in the first ILD layer; and a capacitor dielectric structure between the first electrode plate and the second electrode plate.
According to the embodiments, the first contact layer is in direct contact with the trench isolation area. According to the embodiments, the second electrode plate comprises a metal gate structure in the first ILD layer. According to the embodiments, the capacitor dielectric structure comprises a sidewall spacer on the metal gate structure. According to the embodiments, the capacitor dielectric structure further comprises a contact etch step layer (CESL) film. According to the embodiments, the capacitor dielectric structure comprises the first ILD layer.
According to the embodiments, the integrated capacitor further includes an etch stop layer on the first ILD layer; a second ILD layer on the etch stop layer; a second contact layer stacked on the first contact layer; and a third contact layer on the metal gate structure, wherein the second and third contact layers are both in the second ILD layer.
According to one aspect of the invention, an integrated capacitor includes a semiconductor substrate comprising a trench isolation area; an interlayer dielectric (ILD) layer covering the trench isolation area; a first electrode plate comprising at least a contact layer in the ILD layer; a second electrode plate in the ILD layer; and a capacitor dielectric structure between the first electrode plate and the second electrode plate.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings:
It should be noted that all the figures are diagrammatic. Relative dimensions and proportions of parts of the drawings are exaggerated or reduced in size, for the sake of clarity and convenience. The same reference signs are generally used to refer to corresponding or similar features in modified and different embodiments.
One or more implementations of the present invention will now be described with reference to the attached drawings, wherein like reference numerals are used to refer to like elements throughout, and wherein the illustrated structures are not necessarily drawn to scale. The term “horizontal” as used herein is defined as a plane parallel to the conventional major plane or surface of the semiconductor chip or die substrate, regardless of its orientation. The term “vertical” refers to a direction perpendicular to the horizontal as just defined. Terms, such as “on”, “above”, “below”, “bottom”, “top”, “side” (as in “sidewall”), “higher”, “lower”, “aver”, and “under”, are defined with respect to the horizontal plane.
The preferred embodiments of this invention will now be explained with the accompanying figures. Throughout the specification and drawings, the symbol “Mn” refers to the topmost level of the copper metal layers fabricated in the integrated circuit chip, while “Mn−1” refers to the copper metal layer that is just one level lower than the topmost copper metal layer and so on, wherein, preferably, n ranges between 5 and 10 but not limited thereto. The symbol “V” refers to the via plug between two adjacent levels of conductive metal layers. For example, V5 refers to the via plug interconnecting M5 to M6, and V0 refers to the via plug interconnecting a contact layer to M1.
The term “front-end of line metal interconnect” or “FEOL metal interconnect” refer to the metal interconnect layers including the contact layer formed during the high-K/gate-last processes, wherein the contact layer interconnects the terminals (e.g. source, drain, or gate electrode) of the transistor devices. The term “back-end of line metal interconnect” or “BEOL metal interconnect” refer to the metal interconnect layers formed after the high-K/gate-last processes, more specifically, after the formation of the contact layer. The high-K/gate-last process is known in the art. The term “gate-last” (also known as “replacement metal gate” or “RMG”) refers to that the metal electrode is deposited after the high-temperature activation anneal(s) of the flow.
As previously mentioned, the metal gated transistor structures 20 may be fabricated by using a high-K/gate-last strain enhanced process. Subsequently, a contact etch stop layer (CESL) film 106 is deposited in a blanket manner to cover the surfaces of the metal gate layer 204, the sidewall spacer 206, and the stressor layer 104 within the CMOS region 101, and cover the surfaces of the metal gate structure 304 and sidewall spacer 306 within the capacitor forming region 102. An inter-layer dielectric (ILD) layer 110 is then deposited on the CESL film 106. A polishing process such as a chemical mechanical polishing (CMP) process is carried out to remove the CESL film 106 and the ILD layer 110 from the top surface of the metal gate layer 204 and top surface of the metal gate structure 304. At this point, a planar surface is formed. The polished top surface of the ILD layer 110 is flush with the top surface of the metal gate layer 204 and the top surface of the metal gate structure 304. The sidewall spacers 206 and 306 are made of the same materials.
Subsequently, an etch stop layer 112 is deposited on the planar surface to cover the ILD layer 110, the metal gate layer 204 and the metal gate structure 304. A lithographic process, an etching process, and a contact forming process are performed to form a contact layer 402 within the CMOS region 101 and a contact layer 404 within the capacitor forming region 102. Suitable metals for the contact layers 402 and 404 may include tungsten or alloys containing tungsten, but not limited thereto. The exemplary contact layer 402 penetrates through the etch stop layer 112, the ILD layer 110 and the CESL film 106 to electrically contact the stressor layer 104 and the source/drain doping layer 103. The contact layer 404 is in close proximity to the metal gate structure 304. The contact layer 404 penetrates through the etch stop layer 112, the ILD layer 110 and the CESL film 106 within the capacitor forming region 102 and may slightly recess into the STI area 14.
As shown in
As shown in
According to the embodiment, the contact layers 404, 504 constitute one electrode plate of the MOM capacitor 30. The contact layer 506 and the metal gate structure 304 constitute the other electrode plate of the MOM capacitor 30. The ILD layers 110, 114, the etch stop layer 112, the CESL film 106, and the sidewall spacer 306 constitute the capacitor dielectric of the MOM capacitor 30. Due to the two electrode plates are situated in close proximity to one another (space: ˜22 nm) and the relatively higher dielectric constant of the sidewall spacer 306, the MOM capacitor 30 may has increased capacitance per unit area while occupies relatively smaller amount of chip real estate.
Further, as described through
Please refer to
As previously mentioned, the MOM capacitor 30 is formed on the STI area 14. The first electrode vertical plate 30a comprises the contact layer 404 in the ILD layer 110 and the CESL film 106, and the contact layer 504 in the ILD layer 114 and etch stop layer 112. The second electrode vertical plate 30b comprises the metal gate structure 304 in the ILD layer 110 and the contact layer 506 in the ILD layer 114 and etch stop layer 112. The capacitor dielectric structure 30c comprises the ILD layers 110 and 114, the sidewall spacer 306, the CESL film 106 and the etch stop layer 112. The space S1 between the contact layer 404 and the metal gate structure 304 may be equal to or smaller than 22 nm.
As shown in
As shown in
As shown in
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.