Claims
- 1. An integrated circuit for processing security-relevant data, comprising:data output circuits; and access control circuits operatively connected to said data output circuits such that a disturbance in a power supply to said access control circuits results in a blocking of said data output circuits.
- 2. The integrated circuit according to claim 1, wherein:said access control circuits generate blocking signals such that respective pairs of the blocking signals are inverse blocking signals; and said data output circuits operate only when in each case both of the inverse blocking signals indicate a cancellation of the blocking.
- 3. The integrated circuit according to claim 2, wherein said access control circuits and said data output circuits are configured such that respective mutually associated inverse blocking signals are conducted parallel to one another.
- 4. The integrated circuit according to claim 2, wherein said access control circuits and said data output circuits are configured such that respective mutually associated inverse blocking signals are conducted parallel to one another and one above the other.
- 5. The integrated circuit according to claim 2, including a diffusion region conducting the blocking signals.
- 6. The integrated circuit according to claim 2, including a security layer conducting the blocking signals.
- 7. The integrated circuit according to claim 2, including a power supply circuitry for said data output circuits, said power supply circuitry being laid out such that a power supply to said data output circuits is interrupted if a power supply to said access control circuits is disturbed.
- 8. The integrated circuit according to claim 3, including a power supply circuitry for said data output circuits and a power supply circuitry for said access control circuits, said power supply circuitry for said data output circuits being connected to said power supply circuitry for said access control circuits.
- 9. The integrated circuit according to claim 7, wherein said power supply circuitry for said data output circuits includes at least one switch configured such that a power supply to said data output circuits is conducted via said at least one switch and such that said at least one switch opens if the power supply to said access control circuits is disturbed.
- 10. The integrated circuit according to claim 9, including:a diffusion region; a line routed in said diffusion region; said at least one switch is an NMOS switch provided between a power supply potential and said data output circuits; and said NMOS switch has a gate connected, via said line routed in said diffusion region, to a power supply potential for said access control circuits.
- 11. The integrated circuit according to claim 9, including:a security layer; a line routed in said security layer; said at least one switch is an NMOS switch provided between a power supply potential and said data output circuits; and said NMOS switch has a gate connected, via said line routed in said security layer, to a power supply potential for said access control circuits.
Priority Claims (1)
Number |
Date |
Country |
Kind |
199 38 890 |
Aug 1999 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of copending International Application No. PCT/DE00/02792, filed Aug. 17, 2000, which designated the United States.
US Referenced Citations (5)
Foreign Referenced Citations (5)
Number |
Date |
Country |
19610070 |
Sep 1997 |
DE |
19752695 |
Jun 1999 |
DE |
0509567 |
Oct 1992 |
EP |
0718794 |
Dec 1995 |
EP |
2288048 |
Oct 1995 |
GB |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE00/02792 |
Aug 2000 |
US |
Child |
10/078149 |
|
US |