Claims
- 1. An integrated circuit, comprising:
a stack of conductor layers, the stack including a first conductor layer, an inner conductor layer, and a second conductor layer respectively carrying first, inner and second conductors; a plurality of circuit elements respectively connected to the first and second conductors; a serpentine conductor track including the first, inner and second conductors and having a discontinuity in the inner conductor; and a bridging conductor track located in the inner layer and arranged to connect the serpentine conductor track to bypass one of the circuit elements.
- 2. The integrated circuit of claim 2, further including an identification circuit adapted to generate an identification code, the identification code being defined at least in part by at least one of the circuit elements and the bridging conductor track.
- 3. The integrated circuit of claim 2, wherein each of the circuit elements includes a logic gate.
- 4. The integrated circuit of claim 1, further including an identification circuit adapted to generate an identification code, the identification code being defined at least in part by at least one of the circuit elements and the bridging conductor track, and wherein the identification code is passed through said at least one of the circuit elements.
- 5. The integrated circuit of claim 1, further including couplings adapted to intercouple the first, inner and second conductors between the layers, the couplings arranged alternately laterally offset from each along the serpentine track through the respective conductor layers.
- 6. The integrated circuit of claim 5, wherein the first, inner and second conductors are aligned over one another.
- 7. The integrated circuit of claim 1, wherein the inner layer is a buried layer on one side of each of the first and second conductors, and further including:
an identification circuit adapted to generate an identification code, the identification code being defined at least in part by at least one of the circuit elements and the bridging conductor track, and wherein the identification code is passed through said at least one of the circuit elements; and couplings adapted to intercouple the first, inner and second conductors between the layers, the couplings arranged alternately laterally offset from each along the serpentine track through the respective conductor layers, and wherein the first, inner and second conductors are aligned over one another.
- 8. An integrated circuit, comprising:
a stack of a plurality of conductor layers, the stack including a first conductor layer and a second conductive layer; a first circuit having a first node and a second node; a second circuit having a first node and a second node; a first plurality of vias interconnecting conductors on a plurality of different conductor layers, the first plurality of interconnecting conductors coupled to the first node of the first circuit; a second plurality of vias interconnecting conductors on the plurality of different conductor layers, the second plurality of interconnecting conductors coupled to the second node of the second circuit; and a serpentine conductor track having (i) a first end in the first conductor layer, (ii) a second end in the second conductor layer, the serpentine conductor track forming a continuous electrical path extending serially from the first end to the second end through the different conductor layers, and (iii) couplings between the different conductor layers, the couplings being alternately lateral offset from each along the extent of the serpentine track through conductor layers.
- 9. The integrated circuit of claim 8, wherein the first and second circuits are circuit elements.
- 10. The integrated circuit of claim 8, wherein the first conductor layer is an outermost conductive layer, the second conductor layer is an opposing outermost conductive layer, and the stack of a plurality of conductor layers is bounded by the first conductor layer and the second opposing outermost conductive layer.
- 11. An integrated circuit, comprising:
a first conductor layer; a second conductor layer; a first circuit element; a second circuit element; at least one serpentine conductor track; and one of the serpentine conductor track forming a continuous electrical path between the first circuit element and the second circuit element, and the serpentine conductor track having a discontinuity in at least one of the conductor layers such that the first and second circuit elements are not coupled to each other and the integrated circuit further including a bridging conductor track in the same conductor layer as said discontinuity, which bridging track couples said serpentine conductor track to bypass one of said first and second circuit elements.
- 12. A method for manufacturing an integrated circuit, comprising:
forming a stack of conductor layers including first, inner and second conductors with conductors respectively on each of the first, inner and second conductors, providing a region for forming a bridging conductor track located in the inner layer and connecting the serpentine conductor track to bypass one of a plurality of circuit elements; forming a serpentine conductor track to interconnect a plurality of circuit elements in the integrated circuit, the serpentine conductor track including the first, inner and second conductors respectively along first, inner and second conductor layers of the stack of conductor layers; wherein forming the serpentine conductor track includes forming the inner conductor to include a lateral segment that can be severed to provide a discontinuity in the serpentine conductor track and to thereby provide an altered configuration of the integrated circuit; and providing an integrated circuit configuration by selecting at least one of: (i) severing the lateral segment and thereby providing the discontinuity in the serpentine conductor track; and (ii) forming the bridging conductor track at the region of the inner layer and thereby connecting the serpentine conductor track to bypass one of the circuit elements.
- 13. The method claim 12, wherein the serpentine conductor track and the plurality of circuit elements form part of an identification circuit, and wherein providing an integrated circuit configuration defines an identification code for the integrated circuit.
- 14. The method claim 13, wherein each of the circuit elements includes a logic gate.
- 15. The method claim 13, wherein the identification code is passed through at least one of the circuit elements.
- 16. The method claim 13, further including forming couplings intercoupling the first, inner and second conductors between the layers, the couplings arranged alternately laterally offset from each along the serpentine track through the respective conductor layers.
- 17. The method claim 13, wherein the first, inner and second conductors are aligned over one another.
- 18. The method claim 13, wherein providing an integrated circuit configuration includes severing the lateral segment and thereby providing the discontinuity in the serpentine conductor track.
- 19. The method claim 13, wherein providing an integrated circuit configuration includes forming the bridging conductor track at the region of the inner layer and thereby connecting the serpentine conductor track to bypass one of the circuit elements.
- 20. The method claim 13, wherein providing an integrated circuit configuration includes severing the lateral segment and thereby providing the discontinuity in the serpentine conductor track, and forming the bridging conductor track at the region of the inner layer and thereby connecting the serpentine conductor track to bypass one of the circuit elements.
- 21. A method for manufacturing an integrated circuit, comprising:
using a stack of conductor layers, forming a serpentine conductor track to interconnect a plurality of circuit elements, the serpentine conductor track including first, inner and second conductors respectively along first, inner and second conductor layers of the stack of conductor layers; forming a discontinuity in the inner conductor; and forming a bridging conductor track located in the inner layer and arranged to connect the serpentine conductor track to bypass one of the circuit elements.
RELATED APPLICATION
[0001] This is a continuation of U.S. patent application Ser. No. 09/460,936, filed on Dec. 14, 1999, and entitled “An Integrated Circuit With a Serpentine Conductor Track for Circuit Selection.”
Continuations (1)
|
Number |
Date |
Country |
Parent |
09460936 |
Dec 1999 |
US |
Child |
09828331 |
Apr 2001 |
US |