The invention relates to AC coupling topology, and in particular to an AC coupling arrangement located on an integrated circuit.
Optical communication systems are commonly found in data centers and for long haul applications to transmit data at high data rates between two locations. Foundational to optical communication systems is the data to be transmitted, and a driver amplifier which amplifies a modulated signal onto an optical modulator. The interface between the data source and the driver must block DC signal components for preferred operation. This is typically achieved through use of an off-chip blocking capacitor.
Because of the aforementioned, blocking capacitors are typically external to the integrated circuit causing surface mount components to be used. As a drawback to the prior art, the blocking capacitors are large in size due to the requirement that the blocking capacitor block DC signal components yet the low pass frequency is 1 MHz. Due to the blocking capacitors being external to the integrated circuits which form the data source, the blocking capacitors are undesirably large in size. In some embodiments, the capacitor may be as large as the integrated circuit dedicated to the channel associated with the blocking capacitors. Because of the size of the blocking capacitors, the components have a large footprint consuming valuable real estate on the circuit board in contrast to technological trends which are towards smaller and more compact—not larger—configurations.
Another downside to external blocking capacitors is that high fidelity surface mount components with good frequency performance carries a premium in cost. With the differential inputs and four channels shown in
To overcome the drawbacks of the prior art and provide additional benefits, a capacitive coupling system is disclosed. In one embodiment the system is configured as part of an integrated circuit to block DC components from an amplifier comprising. The system includes an input configured to receive an input signal such that the input signal has a DC component. A voltage divider network which has an input, an output, at least one resistor and at least one capacitor is also provided. The input is configured to receive the signal having a DC component such that the voltage divider network blocks the DC component. An amplifier is provided which has an input connected to the output of the voltage divider network.
In one configuration, the voltage divider network comprises a first impedance element and a second impedance element. As such, the first impedance element and the second impedance element may comprise a resistor in series with a capacitor. In one embodiment, the amplifier includes a biasing element and the biasing element is configured to receive the input signal without the DC component. The biasing element includes a first resistor connected to a supply voltage and a second resistor connect to ground.
The capacitive coupling system may be configured for differential signals and the system thus far described is associated with a positive path. The system may further comprise a negative path input configured to receive a negative path signal which has a DC component connected. This system also includes a negative path first impedance element having an input and an output. The input is configured to receive the negative path signal having a DC component such that the negative path first impedance element blocks the DC component. The negative path also includes a second impedance element configured to connect between the output of the negative path first impedance matching element and a ground node. The negative path second impedance element, when combined with the negative path first impedance element, forms a voltage divider network. An impedance matching element is provided and connected between the input of the positive path and the negative path input. The impedance matching element is configured to match an input impedance of the amplifier to a data source. The impedance matching element may be formed from one or more resistor connected in series between the input of the positive path and the negative path input and a capacitor connected to ground.
Also disclosed herein is a capacitive coupling system configured as part of an integrated circuit for a differential pair to couple differential inputs to an amplifier. In one embodiment, the system comprises a positive path and a negative path. The positive path includes an input configured to receive a positive path input signal such that the positive path input signal has a DC component. Also part of the positive path is a first impedance element having an input and an output, the input is configured to receive the positive path input signal such that the first impedance element blocks the DC component. Also part of the positive path is a second impedance element configured to connect between the output of the first impedance matching element and a ground. The second impedance element, when combined with the first impedance element, forms a voltage divider network. An amplifier is provided which has an input connected to the output of the positive path first impedance element. The negative path includes an input configured to receive a negative path input signal which has a DC component. Also part of the negative path is a first impedance element having an input and an output. The input is configured to receive the negative path input signal such that the first impedance element blocks the DC component. A second impedance element is also provided and configured to connect between the output of the first impedance matching element and ground. The second impedance element when combined with the first impedance element forms a voltage divider network. The amplifier has an input connected to the output of the negative path first impedance element. Also part of this system is an impedance matching element connected between the positive path input and the negative path input. The impedance matching element configured to match an input impedance of the amplifier to a data source.
In one embodiment, the positive path first impedance element comprises at least resistor and at least one capacitor. It is contemplated that the at least one resistor and the at least one capacitor are in series. In one configuration, the positive path second impedance element comprises at least resistor and at least one capacitor. The positive path second impedance element at least one resistor and the at least one capacitor may be in series and connect to a ground node.
It is contemplated that the impedance matching element may comprise at least one resistor and at least one capacitor such that the capacitor is connected to ground. In this embodiment, the at least one resistor comprises two resistors connected in series between the positive path input and the negative path input forming a middle node between the two resistors and the capacitor connects to the middle node and to ground.
Also disclosed is a method for coupling an input signal, connected a data source, to a driver and blocking DC components of an input signal. This method includes receiving the input signal from a data source such that the input signal has a DC component. This method also provides the input signal to a first impedance element. The first impedance element is configured as part of an integrated circuit. Next, blocking the DC component of the input signal with the first impedance element and then providing an output from the first impedance element to a second impedance element. The second impedance element configured as part of the integrated circuit. This method also establishes the input impedance with the second impedance element and the first impedance element to create an impedance matched signal, and then provides the impedance matched signal to the driver.
In one embodiment, the input signal is a differential signal pair comprising a first signal on a first path and a second signal on a second path, the second path generally identical to the first path. The first and second path each have the first impedance element and the second impedance element and this embodiment further comprises matching the input impedance of the driver to the data course with an impedance matching element connected between the first path and the second path.
In one configuration, the first impedance element and the second impedance element each comprise at least one resistor and at least one capacitor. It is contemplated that the impedance matching element may comprises an interconnect between the first path and the second path, the interconnect having two or more resistor in series and a capacitor connect ground from the interconnect to ground. In one embodiment, this method does not include blocking DC components with a capacitor, external to the integrated circuit, located between the data course and the driver. This method may further comprise biasing the driver with a biasing element such that the DC components are blocked from the biasing element by the first impedance element.
Other systems, methods, features and advantages of the invention will be or will become apparent to one with skill in the art upon examination of the following figures and detailed description. It is intended that all such additional systems, methods, features and advantages be included within this description, be within the scope of the invention, and be protected by the accompanying claims.
The components in the figures are not necessarily to scale, emphasis instead being placed upon illustrating the principles of the invention. In the figures, like reference numerals designate corresponding parts throughout the different views.
Also connected to input Vin+208A is a first impedance element 216A. The output of the first impedance element 216A connects to a second impedance element 220A and a biasing element 224. The opposing terminal of the second impedance element 220A connects to ground. The first impedance element 216A and the second impedance element 220A form an impedance network, specifically a voltage divider or capacitor divider. The combination of the first impedance element 216A and the second impedance element 220A, both of which when combined as shown replace the large external blocking capacitor (also referred to as a coupling capacitor). Silicon is much more economical thus, integrating the blocking capacitor with the silicon driver lowers the total cost, as well as the size.
The input signal presented to the input Vin+ passes through the first capacitive element 216A toward the second capacitive element 220A. A portion of the input signal passes to ground through the second capacitive element 220A. The capacitors 216A appears as an open circuit to DC components of the input signal thereby blocking unwanted DC signal components from reaching and possibly disrupting the biasing element the amplifier section of the driver. The capacitor divider network 216A, 220A works across all frequencies. For example, defining the first impedance element 216A as Z1 and the second impedance element 220A as Z2, the following equation defines the output of the capacitance divider network: Vout=Z2/(Z1+Z2). When Z1=Z2, this equation can reduce to Z2/2Z2 which can be further reduced to ½. Fundamental to this invention is the idea of a capacitive divider, which in its ideal form works at all frequencies except for exactly DC. The math behind a capacitive divider shows that the impedance of a capacitor across frequency is Z=−j/[2*π*f*C]. Therefore the above example could be written as
As can be seen in the final equation, Vout depends only on the ratio of capacitances and is therefore frequency independent, which mean that ideally this circuit work as low as DC (excluding exactly DC which is undefined). Moreover, note that the actual size of the capacitor is not critical—the ratio of the capacitance is what matters. For example, if C1=C2=100 nF the ratio becomes ½. But, even if C1=C2=1 pF the ratio would still be ½. Both would pass all frequencies except DC equally well. Thus, whereas in an external blocking capacitor as a single element would need to be greater than 100 nF for sub 1 MHz operation, the capacitor divider topology as a ratio integrated on chip can achieve the same low frequency performance with a much smaller capacitance value. In practice, parasitics in the capacitors and the load on the output of the capacitive divider limit how low the capacitive divider works. However, modern semiconductor processes allow this network to work well below 1 MHz.
The biasing element 224 connects to a supply voltage Vcc and a ground terminal to provide biasing to amplifier section 230 of the driver. Any DC signal components received on the input 208A, 208B can interfere with the biasing element output or vice versa interfere with data source 104. As a result, it is preferable to block DC components with the AC coupling capacitor (also referred to as a DC blocking capacitor). Biasing elements 224A, 224B are generally known and as such are not described in detail herein. The output of the biasing element 224A connects to an amplifier section 230 of the driver 120. The amplifier section 230 amplifies the signal to a level suitable for driving the optic modulator and optic signal generator, such as a laser or diode. Although shown as a single amplifier, it is contemplated that each path (upper path and lower path) may have a separate amplifier. The lower path is generally similar to the upper path and as such is not described in detail.
The opposing terminal of resistor 316A connects in series with a capacitor 320A. The capacitor 320A opposing terminal connects to three different resistors, namely resistor 324A, and two resistors 334A, 338A of the biasing element. The opposing terminal of resistor 324A connects to capacitor 328A, which in turn connects to ground as shown. The resistor 316A and capacitor 320A form one impedance element of the DC block and the resistor 324A and capacitor 328A form the second impedance element of the DC block.
Biasing resistor 334A of the biasing element also connects to a supply voltage node Vcc while biasing resistor 338A connects to a ground terminal as shown. An amplifier section 230 connects to the biasing resistors 334A, 338A and is configured to amplify a received signal.
The resistors 304, 308 establish the low frequency input impedance. Resistors 304, 308 in conjunction with resistors 316A and 324A (and resistors 316B and 324B) establish the high frequency input impedance. In this embodiment, the resistor 316A and capacitor 320A form a first capacitive element and the resistors 324A and capacitors 328A for a second capacitive element and operate as a capacitor divider network to block DC signal components while also passing the signal in the frequency band of interest, such as from 1 MHz or lower (100 KHz) to 40 to 50 GHz or higher.
In response to DC or low frequency signal, capacitors 320A appears as an open circuit thereby preventing DC signal components from reaching the biasing elements and the capacitive element group 324A, 328A. As a result, the low frequency impedance looking into inputs 208A, 208B is determined by the resistors 304, 308, which in one embodiment is configured to be 100 ohms and, in another embodiment, to be 50 ohms. In response to a high frequency signal, the capacitors 320A, 328A appear as short circuits thereby passing the input signal to the amplifier section 230. A voltage divider may occur in some embodiments but in other embodiment the full magnitude of the input signal is provided to the amplifier 230. This voltage divider may increase linearity and thus in certain embodiments this is a further benefit of the present innovation based on this additional flexibility. The resistors 304, 308 are still part of the circuit for high frequency signals and establish part of the impedance matching. The high frequency input impedance match for the input leg 208A appears as the resistor 304 in parallel with resistor 316A in series with resistor 324A, or Z208A=R304∥(R316A+R324A). A similar relationship holds for input 208B and resistors 308, 316B, and 324B where Z208B=R308∥(R316B+R324B). A specific embodiment of this could be if R304=100Ω, R316A=50Ω, and R324A=50Ω, in which Z208A=100Ω∥(50Ω+50Ω)=50Ω.
A low return loss is preferred and is an indication of the quality of the impedance matching. As can be seen, the return loss S 11 is acceptable at low frequency, passing about 90% of the signal power and reflecting about 10% (reflection coefficient S11 is −10 dB or 1/10th of the incoming power) while being very low at higher frequencies. Thus, this innovative design also performs well from a return loss perspective.
Other systems, methods, features and advantages of the invention will be or will become apparent to one with skill in the art upon examination of the following figures and detailed description. It is intended that all such additional systems, methods, features and advantages be included within this description, be within the scope of the invention, and be protected by the accompanying claims.
While various embodiments of the invention have been described, it will be apparent to those of ordinary skill in the art that many more embodiments and implementations are possible that are within the scope of this invention. In addition, the various features, elements, and embodiments described herein may be claimed or combined in any combination or arrangement.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/US2019/034730 | 5/30/2019 | WO |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2019/232260 | 12/5/2019 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
4488305 | Claverie | Dec 1984 | A |
4534064 | Giacometti et al. | Aug 1985 | A |
4545078 | Wiedeburg | Oct 1985 | A |
4687937 | Galvin et al. | Aug 1987 | A |
4709416 | Patterson | Nov 1987 | A |
4734914 | Yoshikawa | Mar 1988 | A |
4747091 | Doi | May 1988 | A |
4864649 | Tajima et al. | Sep 1989 | A |
5019769 | Levinson | May 1991 | A |
5039194 | Block et al. | Aug 1991 | A |
5057932 | Lang | Oct 1991 | A |
5334826 | Sato et al. | Aug 1994 | A |
5383046 | Tomofuji et al. | Jan 1995 | A |
5383208 | Queniat et al. | Jan 1995 | A |
5392273 | Masaki et al. | Feb 1995 | A |
5394416 | Ries | Feb 1995 | A |
5396059 | Yeates | Mar 1995 | A |
5448629 | Bosch et al. | Sep 1995 | A |
5471501 | Parr et al. | Nov 1995 | A |
5488627 | Hardin et al. | Jan 1996 | A |
5491548 | Bell et al. | Feb 1996 | A |
5510924 | Terui et al. | Apr 1996 | A |
5532471 | Khorramabadi et al. | Jul 1996 | A |
5557437 | Sakai et al. | Sep 1996 | A |
5574435 | Mochizuki et al. | Nov 1996 | A |
5594748 | Jabr | Jan 1997 | A |
5636254 | Hase et al. | Jun 1997 | A |
5673282 | Wurst | Sep 1997 | A |
5710660 | Yamamoto et al. | Jan 1998 | A |
5812572 | King et al. | Sep 1998 | A |
5822099 | Takamatsu | Oct 1998 | A |
5831959 | Sakanushi | Nov 1998 | A |
5844928 | Shastri et al. | Dec 1998 | A |
5900959 | Noda et al. | May 1999 | A |
5912694 | Miyake | Jun 1999 | A |
5926303 | Giebel et al. | Jul 1999 | A |
5943152 | Mizrahi et al. | Aug 1999 | A |
5953690 | Lemon et al. | Sep 1999 | A |
5956168 | Levinson et al. | Sep 1999 | A |
5978393 | Feldman et al. | Nov 1999 | A |
6010538 | Sun et al. | Jan 2000 | A |
6014241 | Winter et al. | Jan 2000 | A |
6020593 | Chow et al. | Feb 2000 | A |
6021947 | Swartz | Feb 2000 | A |
6023147 | Cargin, Jr. et al. | Feb 2000 | A |
6049413 | Taylor et al. | Apr 2000 | A |
6064501 | Roberts et al. | May 2000 | A |
6081362 | Hatakeyama et al. | Jun 2000 | A |
6108113 | Fee | Aug 2000 | A |
6111687 | Tammela | Aug 2000 | A |
6115113 | Flockencier | Sep 2000 | A |
H1881 | Davis et al. | Oct 2000 | H |
6160647 | Gilliland et al. | Dec 2000 | A |
6175434 | Feng | Jan 2001 | B1 |
6259293 | Hayase et al. | Jul 2001 | B1 |
6262781 | Deter | Jul 2001 | B1 |
6282017 | Kinoshita | Aug 2001 | B1 |
6292497 | Nakano | Sep 2001 | B1 |
6333895 | Hamamoto et al. | Dec 2001 | B1 |
6366373 | MacKinnon et al. | Apr 2002 | B1 |
6397090 | Cho | May 2002 | B1 |
6423963 | Wu | Jul 2002 | B1 |
6452719 | Kinoshita | Sep 2002 | B2 |
6473224 | Dugan et al. | Oct 2002 | B2 |
6494370 | Sanchez | Dec 2002 | B1 |
6504857 | Iwazaki | Jan 2003 | B1 |
6512617 | Tanji et al. | Jan 2003 | B1 |
6535187 | Wood | Mar 2003 | B1 |
6556601 | Nagata | Apr 2003 | B2 |
6563848 | Iwazaki | May 2003 | B1 |
6570944 | Best et al. | May 2003 | B2 |
6580328 | Tan et al. | Jun 2003 | B2 |
6597485 | Ikeuchi | Jul 2003 | B1 |
6657488 | King et al. | Dec 2003 | B1 |
6661940 | Kim | Dec 2003 | B2 |
6704008 | Naito et al. | Mar 2004 | B2 |
6707600 | Dijaili et al. | Mar 2004 | B1 |
6720826 | Yoon | Apr 2004 | B2 |
6740864 | Dries | May 2004 | B1 |
6801555 | DiJaili et al. | Oct 2004 | B1 |
6828857 | Paillet et al. | Dec 2004 | B2 |
6836493 | Mahowald et al. | Dec 2004 | B2 |
6837625 | Schott et al. | Jan 2005 | B2 |
6852966 | Douma et al. | Feb 2005 | B1 |
6862047 | Hibi | Mar 2005 | B2 |
6864751 | Schmidt et al. | Mar 2005 | B1 |
6868104 | Stewart et al. | Mar 2005 | B2 |
6879217 | Visocchi | Apr 2005 | B2 |
6888123 | Douma et al. | May 2005 | B2 |
6909731 | Lu | Jun 2005 | B2 |
6934307 | DeCusatis et al. | Aug 2005 | B2 |
6934479 | Sakamoto et al. | Aug 2005 | B2 |
6941077 | Aronson et al. | Sep 2005 | B2 |
6952531 | Aronson et al. | Oct 2005 | B2 |
6956643 | Farr et al. | Oct 2005 | B2 |
6957021 | Aronson et al. | Oct 2005 | B2 |
6967320 | Chieng et al. | Nov 2005 | B2 |
7005901 | Jiang et al. | Feb 2006 | B1 |
7031574 | Huang et al. | Apr 2006 | B2 |
7039082 | Stewart et al. | May 2006 | B2 |
7046721 | Grohn | May 2006 | B2 |
7049759 | Roach | May 2006 | B2 |
7050720 | Aronson et al. | May 2006 | B2 |
7058310 | Aronson et al. | Jun 2006 | B2 |
7065114 | Hishiyama | Jun 2006 | B2 |
7066746 | Togami et al. | Jun 2006 | B1 |
7079775 | Aronson et al. | Jul 2006 | B2 |
7127391 | Chang et al. | Oct 2006 | B2 |
7181100 | Douma et al. | Feb 2007 | B2 |
7184671 | Wang | Feb 2007 | B2 |
7193957 | Masui et al. | Mar 2007 | B2 |
7206023 | Belliveau | Apr 2007 | B2 |
7215891 | Chiang et al. | May 2007 | B1 |
7233206 | Murakami et al. | Jun 2007 | B2 |
7265334 | Draper et al. | Sep 2007 | B2 |
7276682 | Draper et al. | Oct 2007 | B2 |
7357513 | Watson et al. | Apr 2008 | B2 |
7381935 | Sada et al. | Jun 2008 | B2 |
7400662 | Robinson | Jul 2008 | B2 |
7403064 | Chou et al. | Jul 2008 | B2 |
7453475 | Nitta et al. | Nov 2008 | B2 |
7502400 | Preisach | Mar 2009 | B2 |
7504610 | Draper | Mar 2009 | B2 |
7741908 | Furuta | Jun 2010 | B2 |
7768353 | Chang | Aug 2010 | B2 |
8073030 | Moto | Dec 2011 | B2 |
8094692 | Nakamura | Jan 2012 | B2 |
8548336 | Nuttgens | Oct 2013 | B2 |
9306609 | Lacroix | Apr 2016 | B1 |
9419410 | Usuki | Aug 2016 | B2 |
20010046243 | Schie | Nov 2001 | A1 |
20020015305 | Bornhorst et al. | Feb 2002 | A1 |
20020064193 | Diaz | May 2002 | A1 |
20020085600 | Jung | Jul 2002 | A1 |
20020105982 | Chin et al. | Aug 2002 | A1 |
20020130977 | Hibi | Sep 2002 | A1 |
20020140378 | Volk et al. | Oct 2002 | A1 |
20020181533 | Vail | Dec 2002 | A1 |
20030030756 | Kane et al. | Feb 2003 | A1 |
20030043869 | Vaughan | Mar 2003 | A1 |
20030053003 | Nishi et al. | Mar 2003 | A1 |
20030067662 | Brewer et al. | Apr 2003 | A1 |
20030122057 | Han et al. | Jul 2003 | A1 |
20040032890 | Murata | Feb 2004 | A1 |
20040047635 | Aronson et al. | Mar 2004 | A1 |
20040095976 | Bowler et al. | May 2004 | A1 |
20040114650 | Tanaka | Jun 2004 | A1 |
20040136727 | Androni et al. | Jul 2004 | A1 |
20040160996 | Giorgi | Aug 2004 | A1 |
20040202215 | Fairgrieve | Oct 2004 | A1 |
20040208207 | Kasper | Oct 2004 | A1 |
20040240041 | Tian et al. | Dec 2004 | A1 |
20040258115 | Murata | Dec 2004 | A1 |
20050024142 | Sowlati | Feb 2005 | A1 |
20050062530 | Bardsley et al. | Mar 2005 | A1 |
20050094737 | Vorenkamp | May 2005 | A1 |
20050105574 | Wu | May 2005 | A1 |
20050180280 | Hoshino et al. | Aug 2005 | A1 |
20050185149 | Lurkens et al. | Aug 2005 | A1 |
20050215090 | Harwood | Sep 2005 | A1 |
20050243879 | Horiuchi | Nov 2005 | A1 |
20060038631 | Yetter et al. | Feb 2006 | A1 |
20060114954 | Wong et al. | Jun 2006 | A1 |
20060125557 | Manstretta | Jun 2006 | A1 |
20060192899 | Ogita | Aug 2006 | A1 |
20060239308 | Husain | Oct 2006 | A1 |
20060261893 | Chiang et al. | Nov 2006 | A1 |
20060280211 | Garez | Dec 2006 | A1 |
20070047602 | Tanaka | Mar 2007 | A1 |
20070058089 | Wang | Mar 2007 | A1 |
20070081130 | May et al. | Apr 2007 | A1 |
20070098026 | Uesaka et al. | May 2007 | A1 |
20070159434 | Yen et al. | Jul 2007 | A1 |
20070188227 | Maejima | Aug 2007 | A1 |
20070195208 | Miyazawa et al. | Aug 2007 | A1 |
20070229718 | Hall | Oct 2007 | A1 |
20070263685 | Takasou | Nov 2007 | A1 |
20070286609 | Ikram et al. | Dec 2007 | A1 |
20080012508 | Steele et al. | Jan 2008 | A1 |
20080024469 | Damera-Venkata et al. | Jan 2008 | A1 |
20080055005 | Nam et al. | Mar 2008 | A1 |
20080074562 | Endo et al. | Mar 2008 | A1 |
20080231209 | Shiwaya et al. | Sep 2008 | A1 |
20080246893 | Boss et al. | Oct 2008 | A1 |
20080303499 | Chen et al. | Dec 2008 | A1 |
20080309407 | Nakamura et al. | Dec 2008 | A1 |
20090108935 | Kuo et al. | Apr 2009 | A1 |
20090238226 | Moto | Sep 2009 | A1 |
20100164396 | Lindeberg et al. | Jul 2010 | A1 |
20100172384 | Groepl | Jul 2010 | A1 |
20100183318 | Tanaka | Jul 2010 | A1 |
20100284452 | Allen | Nov 2010 | A1 |
20110062874 | Knapp | Mar 2011 | A1 |
20110273248 | Nicolson et al. | Nov 2011 | A1 |
20120133414 | Zhuang | May 2012 | A1 |
20120262235 | Hoogzaad | Oct 2012 | A1 |
20130002347 | Beukema et al. | Jan 2013 | A1 |
20130278338 | Temporiti Milani et al. | Oct 2013 | A1 |
20140023374 | Yuda | Jan 2014 | A1 |
20140063593 | Berendt | Mar 2014 | A1 |
20140226147 | Metzler | Aug 2014 | A1 |
20140233594 | Kubo | Aug 2014 | A1 |
20150295547 | Blednov | Oct 2015 | A1 |
20160013955 | Dong | Jan 2016 | A1 |
20160173299 | Islam | Jun 2016 | A1 |
20160190993 | Nobbe et al. | Jun 2016 | A1 |
20160254793 | Su et al. | Sep 2016 | A1 |
20170085057 | Barnes | Mar 2017 | A1 |
20170237462 | Burgener et al. | Aug 2017 | A1 |
20170288618 | Asmanis | Oct 2017 | A1 |
Number | Date | Country |
---|---|---|
101366151 | Feb 2009 | CN |
10-2386863 | Mar 2012 | CN |
103548270 | Jan 2014 | CN |
10-4126158 | Oct 2014 | CN |
10-5897208 | Aug 2016 | CN |
0606161 | Apr 2000 | EP |
1471671 | Dec 2004 | EP |
05-152660 | Jun 1993 | JP |
2004-045989 | Feb 2004 | JP |
2009060361 | Mar 2009 | JP |
2011-121545 | Jun 2011 | JP |
2001-119250 | Apr 2015 | JP |
10-2004-0107996 | Jun 2006 | KR |
10-1690431 | Dec 2016 | KR |
WO 9321706 | Oct 1993 | WO |
WO 02063800 | Aug 2002 | WO |
WO 2004098100 | Nov 2004 | WO |
Entry |
---|
“An Introduction to DVD Recordable (DVD-R) What is DVD Recordable?” http://www.dvd-copy.com/reference/dvd_recordable.html, 2004, 8 pages. |
“CD Basics: The Bumps”, Howstuffworks “How CD Burners Work”, http://entertainment.howstuffworks.com/cd-burner1.htm, 2004, 3 pages. |
“Linear Technology LCT 3533 2A Wide Input Voltage Synchronous Buck-Boost DC/DC Converter”, © Linear Technology Corporation 2007, 16 pages. |
“National Semiconductor LM 3549 High Power Sequential LED Driver”, © 2010 National Semiconductor Corporation, www.national.com, Aug. 3, 2010, 20 pages. |
“TPS63020 TPS63021 High Efficiency Single Inductor Buck-Boost Converter With 4-A Switches”, Texas Instruments, Copyright © 2010, Texas Instruments Incorporated, Apr. 2010, 28 pages. |
“Current mirror” Wikipedia, the free encyclopedia, http://en.wikipedia.org/wiki/Current_mirror, May 22, 2011, 8 pages. |
“LT3476-High Current Quad Output LED Driver” Linear Technology, http://www.linear.com/product/LT3476, © 2010 Linear Technology, 14 pages. |
“Mosfet”Wikipedia, the free encyclopedia, http://en.wikipedia.org/wiki/MOSFET, May 27, 2011, 24 pages. |
“Power Management, LED—driver considerations” Analog and Mixed-Signal Products, Analog Applications Journal, www.ti.com/sc/analogapps, Texas Instruments Incorporated, © 2005 Texas Instruments Incorporated, Michael Day, 5 pages. |
Abhijit Phanse, National Semiconductor, “Exercise 2: Define the time variance of a fiber optic channel's Impulse Response, and suggest a method for measuring it”, IEEE 802.3ae, Nov. 2000, 13 pages. |
Dr. John Rilum, “Mastering Beyond DVD Density”, http://www.optical-disc.com/beyonddvd.html, 2002, 7 pages. |
Garth Nash, “AN535 Application Notes—Phase-Locked Loop Design Fundamentals”, Motorola, Inc., 1994, 3 pages. |
Jamie Bailey “How DVD Works”, http://sweb.uky.edu/˜jrbai101/dvd.htm, May 1, 1999, pages. |
Keith Szolusha, “Linear Technology Design Notes DC/DC Converter Drives Lumileds White LEDs from a Variety of Power Sources-Design Note 340”, Linear Technology Corporation, © Linear Technology Corporation 2004, date unknown, 2 pages. |
Richard Wilkinson “Topic: Selecting the Right DVD Mastering Technique”, DVD Technology Update, http://www.optical-disc.com/dvdupdate.html, 2002, 8 pages. |
Ron Bertrand, “The Basics of PLL Frequency Synthesis”, Online Radio & Electronics Course, Apr. 2002, 9 pages. |
Tuan “Solace” Nguyen, “CD, CD-R, CD-RW, DVD, DD-RAM, DVD-RW, and MO”, Tweak3D.Net-Your Freakin' Tweakin Source!, http://www.tweak3d.net/articles/opticals/, May 13, 2000, 7 pages. |
“An Introduction to DVD-RW”, DVD White Paper, Pioneer New Media Technologies, Inc., Feb. 8, 2001, 8 pages. |
Stefan Zeltner, “Insulating IGBT driver with PCB integrated capacitive coupling elements”, 2010 6th International Conference on Integrated Power Electronics System, Mar. 14, 2011, 6 pages. |
International Search Report issued for Application No. PCT/US2019/034730 on Sep. 17, 2019. |
European Patent Office (“EPO”) Extended European Search Report issued for Application No. 19811970.3 on Mar. 23, 2022. |
Japan Patent Office (“JPO”) Preliminary Report issued for Application No. JP2020-566795 on Dec. 26, 2023. |
Number | Date | Country | |
---|---|---|---|
20210211204 A1 | Jul 2021 | US |
Number | Date | Country | |
---|---|---|---|
62678164 | May 2018 | US |