Claims
- 1. A detachable memory unit detachably connectable to a main body, wherein said main body comprises data processing means and interface means and main body terminals, and wherein said detachable memory unit comprises:
- memory means for storing multibit data at respective addresses;
- an internal address generator coupled to said memory means for designating said addresses in said memory means, said multibit data being stored at said addresses, respectively;
- first electric connection terminals coupled to said memory means and to said internal address generator, said first terminals being in electrical contact with said main body terminals when said memory unit is connected to said main body;
- first electric connection terminals coupled to said internal address generator, said second terminals being in electrical contact with said main body terminals when said memory unit is connected to said main body;
- wherein when connected to said main body such that said first and second terminals of the detachable memory unit are in electrical contact with said main body terminals, said detachable memory unit is responsive to a mode signal transmitted from the main body to said second terminals to operate in a first mode in which said internal address generator is responsive to starting address signals transmitted from the main body through said first terminals to generate a starting address and thereafter independently operates to generate subsequent addresses and said memory means is responsive to said starting address and said subsequent addresses to transmit to said main body, through said same first terminals, data stored in said memory means at addresses specified by said starting and subsequent addresses.
- 2. A detachable memory unit as in claim 1, wherein in said first mode said main body transmits to said detachable memory unit successive portions of said starting address signals during successive time intervals.
- 3. A detachable memory unit as in claim 1 in which the number of addresses in said memory means is 2.sup.N or greater, where N is the number of said second electric connection terminals.
- 4. A detachable memory unit as in claim 1 in which said detachable memory unit comprises third electric connection terminal for receiving first electric power from said main body.
- 5. A detachable memory unit as in claim 4 in which said memory means comprises an electrically programmable Read-Only-Memory and said detachable memory unit comprises fourth electric connection terminal for receiving second electric power different from said first electric power and supplying said second electric power to said electrically programmable Read-Only-Memory.
- 6. A detachable memory unit detachably connected to a main body which comprises data processing means and interface means;
- said detachable memory unit comprising:
- memory means for storing multibit data at respective addresses;
- an internal address generator coupled to said memory means for designating said addresses in said memory means, said multibit data being stored at said addresses, respectively;
- a plurality of first electric connection terminals which are connected to said memory means and to said address generator and are connectable to said main body for selectively receiving a starting address from the main body and transferring said stored multibit data to said main body;
- second electric connection terminals connected to said memory means and connectable to said main body for receiving from said main body a mode signal designating the transmission of a starting address from the main body to the memory unit for reading out stored data from said memory means; and
- means in said detachable memory unit for transferring data stored at said designated starting address in said memory means to said main body through said first electric connection terminals and for thereafter sequentially transferring to said main body through said first electric connection terminals data stored at addresses in said memory means which sequentially follow said starting address.
- 7. A detachable memory unit as in claim 6, in which said designation of said starting address for reading out said stored data through said second electric connection terminals is performed in sequential steps such that only a part of said starting address is designated in any one of said steps.
- 8. A detachable memory unit as in claim 6, in which said memory means has a memory address capacity equal to or more than 2.sup.N addresses, wherein N is the number of said second electric connection terminals through which a starting address for reading out said stored data can be designated.
- 9. A detachable memory unit as in claim 6, in which said detachable memory unit comprises third electric connection terminal for receiving first electric power from said main body for powering a selected portion of said detachable memory unit.
- 10. A detachable memory unit as in claim 9, in which said memory means comprises an electrically programmable Read-Only-Memory and said detachable memory unit comprises fourth electric connection terminal for receiving, from said main body, second electric power different from said first electric power and supplying said second electric power to said electrically programmable Read-Only-Memory.
- 11. A detachable memory unit detachably connectable to a main body, wherein said main body comprises data processing means and interface means and wherein said detachably connectable memory unit comprises:
- unit memory means for storing multibit data words at respective word addresses;
- an internal address generator coupled to said memory means for designating said addresses in said memory means, said multibit data being stored at said addresses, respectively;
- a plurality of first electric connection terminals through each of which data or address information can be transferred between said main body and said unit memory means;
- a second electric connection terminal through which said main body can send a mode signal designating a starting address to data words stored in said unit memory means; and
- transfer means which are in said unit and are coupled to said address generator and to said memory and are responsive to the receipt of said mode signal transferred thereto from said main body through said second terminal to transfer from said unit to said main body, through said first terminals, data stored at said designated starting address and thereafter to transfer sequentially data stored at addresses in said unit which sequentially follow said starting address.
- 12. A memory unit which is detachably connectable to a main body, wherein said main body comprises data processing means and interface means, and wherein said detachably connectable memory unit comprises:
- unit memory means for storing multibit data at respective addresses;
- an address counter for designating said addresses in said unit memory means, said multibit data being stored at said addresses, respectively;
- first electric connection terminal means through each of which address and data information can be transferred between said main body and said unit memory means in said detachably connectable memory unit;
- second electric connection terminal means through which said main body can send a signal for designating a read/write mode to said detachably connectable memory unit and for designating a starting address to be transmitted from the main body to the detachably connectable memory unit through said first electric connection terminal means such that addresses are divided in plural groups, said starting address being transmitted in a succession of groups of bits; and
- transfer means for incrementing said address counter in said memory unit and for initiating memory position of sequential data, wherein:
- first, in response to the receipt of said read/write mode signal transferred to said memory unit from said main body through said second electric connection terminal means, data stored at said designated starting address are transferred to said main body from said memory unit through said first electric connection terminal means, and
- thereafter, data stored at addresses in said memory unit which sequentially follow said readout starting address are transferred sequentially from said memory unit through said first electric connection terminal means.
- 13. A memory unit as in claim 12, in which said designation of said starting address for reading out said stored data through said second electric connection terminal means is performed in successive groups of designations, in a selected time sequence.
- 14. A memory unit as in claim 12, in which said unit memory means has a memory address capacity equal to or more than 2.sup.N addresses, wherein N is the number of the electric connection terminals necessary for designating said starting address for reading out said data stored in said unit memory means.
- 15. A memory unit as in claim 12, said memory unit further comprising third electric connection terminal means for receiving first electric power from said main body and supplying said first power to selected portions of said memory unit.
- 16. A memory unit as in claim 15, in which said unit memory means comprise an electrically programmable Read-Only-Memory, and said memory unit comprises fourth electric connection terminal means for receiving, from said main body, second electric power different from said first electric power and supplying said second electric power to said electrically programmable Read-Only-Memory.
- 17. A memory unit as in claim 12 in which said second electric connection terminals means include means through which said main body can send a signal selecting the memory unit.
- 18. A memory unit as in claim 12 including third electric connection terminals coupled with said unit memory means for programming said unit memory means by supplying address information through said third electric connection terminals identifying locations in said unit memory means and supplying data to be stored in the identified locations through said first electric connection terminal means.
- 19. A memory unit as in claim 18 in which said unit memory means comprise EPROM storage devices, and including means for disabling said address counter while EPROM devices are being programmed.
Priority Claims (3)
Number |
Date |
Country |
Kind |
61-37215 |
Feb 1986 |
JPX |
|
61-42146 |
Feb 1986 |
JPX |
|
61-37214 |
Feb 1986 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/296,373, filed Jan. 9, 1989, which in turn is a continuation of Ser. No. 07/017,621 filed Feb. 24, 1987, both now abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (3)
Number |
Date |
Country |
3409776 |
Sep 1984 |
DEX |
3436033 |
Nov 1985 |
DEX |
3509633 |
Sep 1986 |
DEX |
Continuations (2)
|
Number |
Date |
Country |
Parent |
296373 |
Jan 1989 |
|
Parent |
17621 |
Feb 1987 |
|