Claims
- 1. A method of testing an integrated circuit device formed on a chip including;
- a pair of signal input terminals,
- signal discriminating means having a pair of input terminals coupled to said signal input terminals, for comparing a data signal and a reference signal supplied through said input terminals and for determining whether or not the level of said data signal is higher than that of said reference signal,
- a pair of test signal terminals to which a first pair of test signals having a first potential difference is applied,
- voltage dividing means for dividing said first potential difference to thereby generate a second pair of test signals having a second potential difference less than said first potential difference, and
- switching means, provided between said voltage dividing means and said signal discriminating means, for selectively connecting said voltage dividing means and said signal discriminating means, said method comprising the steps of:
- connecting said voltage dividing means and said signal discrimination means through said switching means;
- supplying said pair of test signal terminals with said first pair of test signals forming said first potential difference;
- supplying said signal discriminating means with said second pair of test signals having said second voltage difference derived from said voltage dividing means;
- determining whether said signal discriminating means correctly discerns whether one of said second pair of test signals is higher than the other test signal; and
- disconnecting said voltage dividing means from said signal discriminating means by said switching means.
- 2. A method as claimed in claim 1, wherein said voltage dividing means includes a resistor network composed of a plurality of resistors connected in series, and wherein said resistor network has a pair of nodes through which said second pair of test signals is output, and said nodes are directly connected to said pair of input terminals of said signal discriminating means.
- 3. A method as claimed in claim 1, wherein said switching means includes switch contacts.
- 4. A method as claimed in claim 1, wherein said signal discriminating means includes an emitter-coupled logic circuit.
- 5. A method as claimed in claim 1, wherein said switching means includes fuses.
- 6. A method as claimed in claim 1, wherein said switching means includes field effect transistors.
Priority Claims (3)
Number |
Date |
Country |
Kind |
63-275280 |
Oct 1988 |
JPX |
|
63-325412 |
Dec 1988 |
JPX |
|
1-4400 |
Jan 1989 |
JPX |
|
Parent Case Info
This application is a division of allowed application Ser. No. 07/944,767 filed Sep. 14, 1992, now U.S. Pat. No. 5,304,923, which is a division of allowed application Ser. No. 07/789,878 filed Nov. 12, 1991 and issued as U.S. Pat. No. 5,168,219 on Dec. 1, 1992, in turn a continuation of application Ser. No. 07/429,501, filed Oct. 31, 1989, now abandoned, with respect to which application Ser. No. 07/789,814 was filed Nov. 12, 1991, issuing as U.S. Pat. No. 5,142,222 Aug. 25, 1992.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3879662 |
Barneck |
Apr 1975 |
|
3883753 |
Harrison, Jr. et al. |
May 1975 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
0075079 |
Mar 1983 |
EPX |
2085171 |
Apr 1982 |
GBX |
Non-Patent Literature Citations (3)
Entry |
Patent Abstracts of Japan, vol. 110, No. 3 (E-137), Sep. 14, 1979 & JP-A-54 087 489 (NEC Corp.) Jul. 11, 1979. |
Patent Abstracts of Japan, vol. 6, No. 262 (P-164) [1140], Dec. 21, 1982 & JP-A-57 157 164 (Nippon Denshin Denwa Kosha) Aug. 28, 1982. |
Patent Abstracts of Japan, vol. 106, No. 9 (E-313), May 10, 1985 & JP-A-59 231 918 (Hitachi Seisakusho K.K.) Dec. 26, 1984. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
944767 |
Sep 1992 |
|
Parent |
789878 |
Nov 1991 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
429501 |
Oct 1989 |
|