Information
-
Patent Grant
-
6653999
-
Patent Number
6,653,999
-
Date Filed
Friday, December 10, 199925 years ago
-
Date Issued
Tuesday, November 25, 200321 years ago
-
Inventors
-
Original Assignees
-
Examiners
- Hjerpe; Richard
- Abdulselam; Abbas
Agents
-
CPC
-
US Classifications
Field of Search
US
- 345 100
- 345 211
- 345 212
- 345 89
- 345 90
- 345 87
- 345 85
- 345 84
- 345 95
- 345 98
- 345 99
- 345 204
- 315 1691
- 315 1692
- 315 1693
- 315 1694
- 327 540
-
International Classifications
-
Abstract
A liquid crystal driving integrated circuit capable of adjusting display contrast and requiring no externally attached components. A resistor formed by four serially connected resistor elements R1 has one end connected to a reference voltage VLCD0 applied from an operational amplifier 8, and the other end connected to an external variable resistor 25 through a terminal 24. Consequently, liquid crystal driving voltages VLCD0, VLCD1, VLCD2, VLCD3, and VLCD4 can be finely adjusted not only by eleven versions of reference voltage VLCD0 in accordance with voltages at respective connection points of twelve serially connected resistor elements, but by changing the resistance of the external variable resistor 25, to thereby provide a liquid crystal driving integrated circuit 1 that can be used for a variety of general purposes. Since only one external variable resistor 25 is required and this resistor is inherently variable, there is no need to consider variation in characteristics.
Description
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to an integrated circuit for driving liquid crystal capable of adjusting display contrast.
2. Description of the Related Arts
FIG. 1
is a circuit block diagram illustrating a method of adjusting display contrast using a conventional integrated circuit for driving liquid crystal.
Referring to
FIG. 1
, a liquid crystal panel
101
includes a plurality of segment electrodes and a plurality of common electrodes arranged in a matrix. A segment driving signal and a common driving signal are applied to the plurality of segment electrodes and the plurality of common electrodes of the liquid crystal panel
101
, respectively, and light is turned on only at the intersections of the matrix for which the potential difference between the segment driving signal and the common driving signal exceeds a prescribed value.
A liquid crystal driving integrated circuit
102
drives the liquid crystal panel
101
to present a display. In the liquid crystal driving integrated circuit
102
, respective connection points of four serially connected resistor elements R
1
forming a resistor are connected to terminals
103
-
107
. The terminal
103
receives a reference voltage VLCD
0
setting peak values of the segment and common driving signals, and the terminal
107
connects all components of the circuit
102
in common to ground. The potential difference between the reference voltage VLCD
0
and a ground voltage Vss is quartered by the four resistor elements R
1
. The voltages at the terminals
103
-
107
will be hereinafter denoted as VLCD
0
, VLCD
1
, VLCD
2
, VLCD
3
, and Vss, respectively. The common driving circuit
108
receives the voltages VLCD
0
, VLCD
1
, VLCD
3
, and Vss to generate the common driving signal. The common driving signal changes between the reference voltage VLCD
0
and the ground voltage Vss to turn on light at the liquid crystal panel
101
, and changes between the voltages VLCD
1
and VLCD
3
to turn off light at the panel
101
. Therefore, in this case, the common driving signal assumes a ¼ bias driving waveform. On the other hand, a segment driving circuit
109
receives the voltages VLCD
0
, VLCD
2
, and Vss to generate the segment driving signal. When a light is to be turned on at the liquid crystal panel
101
, the segment driving signal changes between the reference voltage VLCD
0
and the ground voltage Vss in a phase opposite to that of the common driving signal for turning on light. On the other hand, the segment driving signal remains unchanged at the voltage VLCD
2
when light is to be turned off at the panel
101
. The reference voltage VLCD
0
determines display contrast (difference in display between when light is on and off) of the liquid crystal panel
101
. Therefore, the display contrast of the liquid crystal panel
101
can be optimized by having a variable reference voltage VLCD
0
and changing the amplitudes of the common and segment driving signals.
A reference voltage generation circuit
110
applies the reference voltage VLCD
0
to the terminal
103
. In the circuit
110
, a resistor
111
and a variable resistor
112
are connected in series between a power supply voltage Vdd and a ground voltage Vss. An operational amplifier
113
outputs a voltage equal to that present at the connection point between the resistor
111
and the variable resistor
112
as the reference voltage VLCD
0
. When the impedance of the resistor formed by the four serially connected resistor elements R
1
exceeds the load impedance of the liquid crystal panel
101
and the like, the voltages VLCD
1
-
3
are likely to be unsettled. Therefore, the operational amplifier
113
having a small output impedance is used. A resistor may be externally connected between the terminals
103
-
107
to form a resistor member connected in parallel to the four serially connected resistor elements R
1
, to thereby reduce the impedance on the side of the serially connected resistor elements R
1
. The reference voltage generation circuit
110
receives a control signal for changing the value of the variable resistor
112
from an external controller. Thus, the reference voltage VLCD
0
is changed under the control of the external controller, to thereby adjust the display contrast of the liquid crystal panel
101
.
However, in the circuit arrangement of
FIG. 1
, the reference voltage generation circuit
110
must be externally connected to the liquid crystal driving integrated circuit
102
. Thus, as the circuit
110
includes a great number of elements, it would impede reduction of cost of electronic devices. In addition, ports of the external controller for specific use are dedicated for output of control signals, which would hinder the electronic devices from assuming higher functions.
FIG. 2
is another circuit block diagram illustrating a method of adjusting display contrast using a conventional liquid crystal driving integrated circuit, which attempts to solve the problems of the circuit in FIG.
1
. In
FIG. 2
, the liquid crystal panel
101
, the common driving circuit
108
, and the segment driving circuit
109
of
FIG. 1
are not shown.
In the integrated circuit
201
for driving liquid crystal, the respective connection points of the four serially connected resistor elements R
1
are connected to terminals
202
-
206
for a similar purpose to that described in connection with FIG.
1
. The terminal
202
is a power supply terminal receiving the power supply voltage Vdd. A regulator
207
outputs a constant voltage VRF based on the power supply voltage Vdd. An operational amplifier
208
has a positive terminal connected to the constant voltage VRF, a negative terminal connected to a terminal
209
, and an output terminal connected to the terminal
206
. The value of current IR flowing across the negative terminal of the operational amplifier
208
can be adjusted under the control of an internal controller.
Three serially connected external resistor elements R
2
, R
3
, and R
4
forming another resistor are connected between the terminals
202
and
206
, and an intermediate terminal of the external resistor element R
3
is connected to the terminal
209
. The serially connected resistor elements R
2
, R
3
, and R
4
are divided into two parts by the intermediate terminal of the resistor element R
3
. The resistance of the part consisting of the resistor element R
2
and a portion of the resistor element R
3
will be denoted as Ra, and that of the part consisting of the remaining portion of the resistor element R
3
and the resistor element R
4
as Rb.
A voltage VLCD
4
can be given by ((Ra+Rb)/Ra)VRF+IR·Rb. Thus, the value of current IR is controlled by the internal controller to change the voltage VLCD
4
, thereby adjusting the display contrast of the liquid crystal panel
101
.
However, while the liquid crystal driving integrated circuit
201
of
FIG. 2
requires only the resistor elements R
2
, R
3
, and R
4
as external elements, a ratio of the voltages Ra and Rb would deviate from the expected value because of variation in resistance of the resistor elements R
2
, R
3
, and R
4
, making it impossible to achieve appropriate display contrast. Consequently, the variation in resistance of the resistor elements R
2
-R
4
must be corrected under the control of the external controller, resulting in similar problems to those discussed in connection with FIG.
1
.
SUMMARY OF THE INVENTION
An object of the present invention is to provide an integrated circuit for driving liquid crystal that requires no external elements and allows adjustment of display contrast.
The present invention has been conceived to solve the above problems. The present invention provides a liquid crystal driving integrated circuit for generating liquid crystal driving voltages that drive a liquid crystal panel to present a display from respective connection points of a plurality of serially connected resistor elements forming a first resistor. In the liquid crystal driving integrated circuit, a reference voltage applied to one end of the first resistor is variable so as to adjust the display contrast of the liquid crystal panel. The above integrated circuit includes a second resistor formed by a plurality of serially connected resistor elements and connected to a power supply, a reference voltage generation circuit having a selection circuit for deriving one of the voltages at respective connection points of the plurality of serially connected resistor elements forming the second resistor, and generating the reference voltage based on an output of the selection circuit, and a plurality of terminals for deriving the voltages at respective connection points of the plurality of serially connected resistor elements forming the first resistor, and capable of connecting an external resistor with the connection points of the resistor elements forming the first resistor, from which points the liquid crystal driving voltages excluding the reference voltage are derived. The display contrast of the liquid crystal panel is adjusted by changing the voltages at both ends of the first resistor formed by the serially connected resistor elements.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1
is a circuit block diagram illustrating a conventional integrated circuit for driving liquid crystal.
FIG. 2
is another circuit block diagram illustrating a conventional integrated circuit for driving liquid crystal.
FIG. 3
is a circuit diagram illustrating a main part of a liquid crystal driving integrated circuit according to a first embodiment of the present invention.
FIG. 4
is a circuit diagram illustrating a portion for outputting control signals in the liquid crystal driving integrated circuit according to the first embodiment of the present invention.
FIG. 5
is a timing chart of externally input signals.
FIG. 6
shows a relationship among control data, control signals, and reference voltages.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
The present invention will be described in detail with reference to the drawings.
FIG. 3
is a circuit diagram showing a main part of a liquid crystal driving integrated circuit according to an embodiment of the present invention.
Referring to
FIG. 3
, a liquid crystal driving integrated circuit
1
shown in the broken lines includes a terminal
2
for receiving a power supply voltage VLCD for driving liquid crystal, a terminal
3
for receiving a ground voltage Vss, and terminals
4
,
5
,
6
,
7
, and
24
for providing voltages VLCD
0
, VLCD
1
, VLCD
2
, VLCD
3
, and VLCD
4
at respective connection points of four serially connected resistor elements R
1
forming a resistor. The terminal
24
is connected to the ground voltage Vss or an external variable resistor
25
. More specifically, when the terminal
24
is connected to the ground voltage Vss, the voltages VLCD
0
, VLCD
1
, VLCD
2
, VLCD
3
, and VLCD
4
are determined only by an output of an operational amplifier described hereinafter. On the other hand, when the terminal
24
is connected to the external variable resistor
25
, the voltages VLCD
0
, VLCD
1
, VLCD
2
, VLCD
3
, and VLCD
4
are determined by the resistance of the external variable resistor
25
and the output of the operational amplifier. Thus, the voltages VLCD
0
, VLCD
1
, VLCD
2
, VLCD
3
, and VLCD
4
can be adjusted more flexibly depending on whether the terminal
24
is connected to ground or to the external variable resistor, to thereby obtain a liquid crystal driving integrated circuit that can be used for more generic purposes. Since only one external variable resistor
25
is required, there is no need to consider variation in characteristics of a plurality of resistor elements as compared to the conventional devices.
In the integrated circuit
1
for driving liquid crystal, twelve resistor elements, including a resistor element R
5
, ten resistor elements R
6
, and a resistor element R
7
, are connected in series between the power supply terminal
2
and the ground terminal
3
. At the connection points of these twelve resistor elements connected in series, eleven voltages V
0
-V
10
are generated divided by respective resistance values. As the twelve resistor elements connected in series are integrated on a single semiconductor substrate, variation in resistance due to manufacturing of the twelve resistor elements will be the same. Thus, the voltages V
0
-V
10
determined by the ratio of resistance values will not be affected by the variation generated during manufacturing, so that a stable reference voltage VLCD
0
can be obtained. Each of eleven transmission gates TG
0
-TG
10
has one end connected to a connection point of the twelve serially connected resistor elements, and derives one of the eleven voltages V
0
-V
10
in accordance with control signals CA
0
-CA
10
. The control signals CA
0
-CA
10
are binary signals attaining either high level (logic “1”) or low level (logic “0”), with only one of the control signals CA
0
-CA
10
attaining a high level.
An operational amplifier
8
has a positive (non-inverting input) terminal connected in common to respective other ends of the transmission gates TG
0
-TG
10
, providing as an output the reference voltage VLCD
0
for liquid crystal display based on the voltage output from one of the transmission gates TG
0
-TG
10
. It should be noted that when the impedance of the resistor formed by the four serially connected resistor elements R
1
exceeds the load impedance of the succeeding liquid crystal driving circuit, liquid crystal panel, and the like, the voltages VLCD
1
, VLCD
2
, VLCD
3
, and VLCD
4
are likely to be unsettled due to decrease in current flowing across the serially connected resistor elements R
1
. Therefore, taking the magnitude of the load impedance into consideration, an operational amplifier
8
with a low output impedance is used. It is also effective to connect an external resistor between any combination of the terminals
3
-
7
to be in parallel to the four serially connected resistor elements R
1
, to thereby reduce the impedance on the side of the resistor elements R
1
.
The five voltages VLCD
0
, VLCD
1
, VLCD
2
, VLCD
3
, and VLCD
4
obtained at respective connection points of the four serially connected resistor elements R
1
are applied to a common driving circuit and a segment driving circuit, as in the circuit of FIG.
1
. The liquid crystal panel receives common and segment driving signals to display a character and the like. As the stage succeeding the four serially connected resistor elements R
1
is the same as that of the circuit shown in
FIG. 1
, description thereof with reference to
FIG. 3
will not be repeated.
FIG. 4
is a circuit block diagram illustrating part of the liquid crystal driving integrated circuit that generates control signals CA
0
-CA
10
. According to the present embodiment, the liquid crystal driving integrated circuit
1
serves as an interface between integrated circuits allowing only particular input data.
Terminals
9
,
10
, and
11
are external input terminals for setting control signals CA
0
-CA
10
, receiving an operation enable signal CE, a clock signal CL, and serial data DI from other integrated circuits such as a microcomputer. More specifically, the serial data DI contains, in a serial manner, unique address data for identifying the liquid crystal driving integrated circuit
1
, and control data for setting control signals CA
0
-CA
10
. The serial data DI can be output from a serial output port of an external controller such as a microcomputer. An interface circuit
12
detects the status of the operation enable signal CE, the clock signal CL, and the serial data DI, and outputs control data SDI and a clock signal SCL. More specifically, the interface circuit
12
detects a match of the address data when the operation enable signal CE is at the low level, and outputs the control data when the operation enable signal CE changes to the high level.
Operation of the interface circuit
12
will be described with reference to the timing chart shown in FIG.
5
. When the operation enable signal CE is at the low level, the interface circuit
12
determines whether or not the address data B
0
-B
3
and A
0
-A
3
supplied in synchronization with the clock signal CL are the unique values predetermined for the liquid crystal driving integrated circuit
1
. When the address data B
0
-B
3
and A
0
-A
3
match with the values unique to the circuit
1
and the operation enable signal CE changes to the high level, the interface circuit
12
provides the clock signal CL and the control data D
0
-D
7
as the clock signal SCL and the control data SDI, respectively.
A shift register
13
is formed by cascading eight D flip flops, successively right shifting 8-bit control data D
0
-D
7
in synchronization with the clock signal SCL.
An instruction decoder
14
outputs a latch clock signal LCK when 4 bits D
4
-D
7
of the control data corresponding to an instruction code is detected as the predetermined values unique to the liquid crystal driving integrated circuit
1
.
Latch circuits
15
,
16
,
17
, and
18
latch the remaining 4 bits D
0
-D
3
of the 8-bit control data for setting control signals CA
0
-CA
10
in synchronization with the latch clock signal LCK.
A decoder
19
outputs control signals CA
0
-CA
10
, only one of which attains a high level, based on eight signals consisting of output signals from respective Q terminals of the latch circuits
15
-
18
and the inverted versions of these output signals supplied by inverters
20
,
21
,
22
, and
23
. More specifically, the decoder
19
includes eleven AND gates, and the above eight signals are wired in a matrix to these eleven AND gates in the decoder
19
so that only one of the control signals CA
0
-CA
10
output from the AND gates attains a high level.
FIG. 6
shows a relationship among the control data D
0
-D
3
, control signals CA
0
-CA
10
, and the reference voltage VLCD
0
. When the set of control data D
0
-D
3
is one of those shown in
FIG. 6
, a corresponding one of the control signals CA
0
-CA
10
attains a high level and the reference voltage VLCD
0
is correspondingly set as one of the voltages V
0
-V
10
.
As described above, the liquid crystal driving integrated circuit
1
of the present embodiment provides the following advantages.
First, the reference voltage VLCD
0
for liquid crystal display can be set in eleven stages (voltages V
0
-V
10
) simply by changing the control data D
0
-D
3
to a user specified value. Therefore, the display contrast can be adjusted without attaching external components to the liquid crystal driving integrated circuit
1
, allowing cost reduction of electronic devices using the circuit
Secondly, as serial output ports of the external controller is used, there is no need to use specific ports. Accordingly, the specific ports of the external controller can be used for other purposes, so that the electronic devices using the liquid crystal driving integrated circuit
1
can be provided with higher functions.
Thirdly, the option for the liquid crystal driving voltages VLCD
0
, VLCD
1
, VLCD
2
, VLCD
3
, and VLCD
4
is increased by selectively connecting the terminal
24
to the ground voltage Vss or the external variable resistor, to thereby provide a liquid crystal driving integrated circuit that can be used for more generic purposes.
While the circuit is described as including a first resistor formed by four resistor elements R
1
and a second resistor formed by twelve resistor elements, i.e. resistor elements R
5
, R
6
, and R
7
, in this embodiment, respective resistors can include other numbers of serially connected resistor elements.
According to the present invention, the reference voltage for liquid crystal display can be set in a plurality of stages simply by changing the control data to a user specified value. Therefore, the display contrast can be adjusted without attaching external devices to the liquid crystal driving integrated circuit, to thereby achieve cost reduction of electronic devices using the liquid crystal driving integrated circuit. In addition, as serial output ports of the external controller are used, the specific ports will not be occupied, so that the specific ports of the external controller can be used for other purposes and the electronic devices using the liquid crystal driving integrated circuit can be provided with higher functions. Further, the option for the liquid crystal driving voltages VLCD
0
, VLCD
1
, VLCD
2
, VLCD
3
, and VLCD
4
can be widened by connecting one of the terminals for deriving liquid crystal driving voltages to the external resistor, advantageously providing a liquid crystal driving integrated circuit that can be utilized for more generic purposes.
Claims
- 1. A liquid crystal driving integrated circuit (1) for generating a liquid crystal driving voltage that drives a liquid crystal panel to present a display from respective connection points of a plurality of serially connected resistor elements forming a first resistor, wherein a reference voltage applied to one end of said first resistor is variable so as to adjust display contrast of said liquid crystal panel, said circuit comprising:a second resistor formed by a plurality of serially connected resistor elements and connected to a power supply; a reference voltage generation circuit having a selection circuit for deriving one of voltages at respective connection points of said plurality of resistor elements forming said second resistor, and generating said reference voltage based on an output from said selection circuit; a plurality of terminals (4-7, 24) for deriving voltages from said connection points of said plurality of serially connected resistor elements forming said first resistor, and capable of connecting an external resistor (25) with said connection points of said resistor elements forming said first resistor, said liquid crystal driving voltage excluding said reference voltage being derived from said connection points; a holding circuit for holding control data provided from an external source to control said selection circuit; a decoding circuit (19) for decoding the control data held in said holding circuit and generating a control signal for operating said selection circuit; wherein said holding circuit includes a shift register (13) for holding control data formed by serially connecting first and second bit strings, a clock generation circuit (14) for generating a clock signal based on said first bit string, and a latch circuit (15-18) for latching said second bit string in accordance with said clock signal and supplying said bit string to said decoding circuit; and the display contrast of said liquid crystal panel is adjusted by changing voltage at both ends of said first resistor.
- 2. A liquid crystal driving integrated circuit including a first resistor formed by a plurality of serially connected resistor elements for generating a liquid crystal driving voltage that drives a liquid crystal panel from at least one of connection points of said plurality of serially connected resistor elements forming said first resistor, wherein a reference voltage applied to one end of said first resistor is changed to adjust display contrast of said liquid crystal panel, said circuit comprising:a second resistor formed by a plurality of serially connected resistor elements and having one end connected to a power supply; a reference voltage generation circuit for selecting a voltage at one of end of the plurality of serially connected resistor elements forming said second resistor, and generating said reference voltage based on the selected voltage, at least one connection terminal for connecting an externally attached resistor with one of end of the plurality of resistor elements forming said first resistor; said liquid crystal driving voltage generated by said integrated circuit can also be changed by said externally attached resistor; a holding circuit for holding control data provided from an external source; and a decoding circuit for decoding the control data held in said holding circuit and generating a control signal for said reference voltage generation circuit; wherein said holding circuit includes a shift register (13) for holding control data formed by serially connecting first and second bit strings, a clock generation circuit (14) for generating a clock signal based on said first bit string, and a latch circuit (15-18) for latching said second bit string in accordance with said clock signal and supplying said bit string to said decoding circuit.
- 3. The liquid crystal driving integrated circuit according to claim 2, whereinsaid connection terminal is connected to the other end opposite to said one end of said first resistor receiving the reference voltage, and said externally attached resistor can be connected in series to said first resistor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-356446 |
Dec 1998 |
JP |
|
US Referenced Citations (19)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 642 112 |
Mar 1995 |
EP |
9828731 |
Jul 1998 |
WO |