Claims
- 1. An integrated circuit, comprising:an anti-fuse formed on a surface of a silicon substrate of a first conductivity type, the anti-fuse having a dielectric layer formed between a first polysilicon layer and a second polysilicon layer, the first polysilicon layer contacted by a first metal layer forming a first terminal of the anti-fuse and the second polysilicon layer including a portion extending beyond the dielectric layer above and substantially parallel to the surface of the substrate to which a second metal layer forming a second terminal of the anti-fuse is contacted, the anti-fuse including a well region of an expected depth formed in the silicon substrate under the portion of the second polysilicon layer to which the second metal layer is contacted, the well region having a second conductivity type opposite the first conductivity type and further having a shallower more lightly doped region of the second conductivity type formed therein; and a programming circuit having first and second input terminals adapted to receive first and second programming voltages, respectively, and having first and second output terminals coupled to the first and second terminals of the anti-fuse, respectively, the programming circuit operable to program the anti-fuse by coupling the first and second input terminals to the first and second output terminals to thereby apply the first and second programming voltages to the first and second polysilicon layers.
- 2. The integrated circuit of claim 1 wherein the well region has a depth.
- 3. The integrated circuit of claim 2 wherein the well region has a depth of at least approximately 3 microns.
- 4. The integrated circuit of claim 1 wherein the dielectric layer of the anti-fuse comprises silicon nitride.
- 5. The integrated circuit of claim 1, further comprising a second well region formed in the substrate through which the first polysilicon layer and the first metal layer are coupled, the second well region of the second conductivity type.
- 6. The integrated circuit of claim 5 wherein a shallower well of the second conductivity type is formed in the second well region.
- 7. The integrated circuit of claim 6 wherein the shallower well formed in the second well region includes first and second regions having different doping concentrations of the second conductivity type.
- 8. The integrated circuit of claim 7 wherein the doping concentration of the first region is less than the doping concentration of the second region, a portion of the first polysilicon layer formed on the first region and the first metal layer contacting the second region.
- 9. The integrated circuit of claim 5 wherein a field oxide region is formed in the substrate between the first and second well regions.
- 10. A memory device, comprising:an address bus; a control bus; a data bus; an address decoder coupled to the address bus; a control circuit coupled to the control bus; a read/write circuit coupled to the data bus; a memory-cell array coupled to the address decoder, control circuit, and read/write circuit; and an anti-fuse formed on a surface of a silicon substrate having a first conductivity type, the anti-fuse having a first conductive layer formed on a surface of the substrate, a dielectric layer formed on the first conductive layer, and a second conductive layer formed on the dielectric layer, the second conductive layer having a portion extending beyond the dielectric layer above the surface of the silicon substrate to which a third conductive layer is contacted, the anti-fuse including a well region formed in the silicon substrate under the portion of the second conductive layer to which the third conductive layer is contacted, the well region having a second conductivity type opposite the first conductivity type and further having a shallower more lightly doped region of the second conductivity type formed therein.
- 11. The memory device of claim 10 wherein the dielectric layer of the anti-fuse comprises silicon nitride.
- 12. The memory device of claim 10 wherein the first and second conductive layers of the anti-fuse comprise polysilicon layers.
- 13. The memory device of claim 10, further comprising a second well region formed in the substrate through which the first polysilicon layer and the first metal layer are coupled, the second well region of the second conductivity type.
- 14. The memory device of claim 13 wherein a shallower well of the second conductivity type is formed in the second well region.
- 15. The memory device of claim 14 wherein the shallower well formed in the second well region includes first and second regions having different doping concentrations of the second conductivity type.
- 16. The memory device of claim 15 wherein the doping concentration of the first region is less than the doping concentration of the second region, a portion of the first polysilicon layer formed on the first region and the first metal layer contacting the second region.
- 17. The memory device of claim 14 wherein a field oxide region is formed in the substrate between the first and second well regions.
- 18. A computer system, comprising:a data input device; a data output device; and a processor coupled to the data input and output devices, the processor including a memory device that includes an anti-fuse formed on a surface of a silicon substrate having a first conductivity type, the anti-fuse having a first conductive layer formed on a surface of the substrate, a dielectric layer formed on the first conductive layer, and a second conductive layer formed on the dielectric layer, the second conductive layer having a portion extending beyond the dielectric layer above the surface of the silicon substrate to which a third conductive layer is contacted, the anti-fuse including a well region formed in the silicon substrate under the portion of the second conductive layer to which the third conductive layer is contacted, the well region having a second conductivity type opposite the first conductivity type and further having a shallower more lightly doped region of the second conductivity type formed therein.
- 19. The computer system of claim 18 wherein the first and second conductive layers are formed from polysilicon.
- 20. The computer system of claim 18 wherein the third conductive layer is a metal layer.
- 21. The computer system of claim 18 wherein the dielectric layer of the anti-fuse comprises silicon nitride.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a divisional of U.S. patent application Ser. No. 08/865,282, filed May 29, 1997, now U.S. Pat. No. 6,140,692.
US Referenced Citations (5)
Non-Patent Literature Citations (1)
Entry |
W. Scot Ruska. Microelectronic Processing. New York, McGraw-Hill Book Company, 1987. pp. 311-317. |